ether8169.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008
  1. /*
  2. * Realtek RTL8110S/8169S.
  3. * Mostly there. There are some magic register values used
  4. * which are not described in any datasheet or driver but seem
  5. * to be necessary.
  6. * No tuning has been done. Only tested on an RTL8110S, there
  7. * are slight differences between the chips in the series so some
  8. * tweaks may be needed.
  9. */
  10. #include "u.h"
  11. #include "lib.h"
  12. #include "mem.h"
  13. #include "dat.h"
  14. #include "fns.h"
  15. #include "io.h"
  16. typedef struct QLock { int r; } QLock;
  17. #define qlock(i) while(0)
  18. #define qunlock(i) while(0)
  19. #define iallocb allocb
  20. #define iprint print
  21. #include "etherif.h"
  22. #include "ethermii.h"
  23. enum { /* registers */
  24. Idr0 = 0x00, /* MAC address */
  25. Mar0 = 0x08, /* Multicast address */
  26. Dtccr = 0x10, /* Dump Tally Counter Command */
  27. Tnpds = 0x20, /* Transmit Normal Priority Descriptors */
  28. Thpds = 0x28, /* Transmit High Priority Descriptors */
  29. Flash = 0x30, /* Flash Memory Read/Write */
  30. Erbcr = 0x34, /* Early Receive Byte Count */
  31. Ersr = 0x36, /* Early Receive Status */
  32. Cr = 0x37, /* Command Register */
  33. Tppoll = 0x38, /* Transmit Priority Polling */
  34. Imr = 0x3C, /* Interrupt Mask */
  35. Isr = 0x3E, /* Interrupt Status */
  36. Tcr = 0x40, /* Transmit Configuration */
  37. Rcr = 0x44, /* Receive Configuration */
  38. Tctr = 0x48, /* Timer Count */
  39. Mpc = 0x4C, /* Missed Packet Counter */
  40. Cr9346 = 0x50, /* 9346 Command Register */
  41. Config0 = 0x51, /* Configuration Register 0 */
  42. Config1 = 0x52, /* Configuration Register 1 */
  43. Config2 = 0x53, /* Configuration Register 2 */
  44. Config3 = 0x54, /* Configuration Register 3 */
  45. Config4 = 0x55, /* Configuration Register 4 */
  46. Config5 = 0x56, /* Configuration Register 5 */
  47. Timerint = 0x58, /* Timer Interrupt */
  48. Mulint = 0x5C, /* Multiple Interrupt Select */
  49. Phyar = 0x60, /* PHY Access */
  50. Tbicsr0 = 0x64, /* TBI Control and Status */
  51. Tbianar = 0x68, /* TBI Auto-Negotiation Advertisment */
  52. Tbilpar = 0x6A, /* TBI Auto-Negotiation Link Partner */
  53. Phystatus = 0x6C, /* PHY Status */
  54. Rms = 0xDA, /* Receive Packet Maximum Size */
  55. Cplusc = 0xE0, /* C+ Command */
  56. Coal = 0xE2, /* Interrupt Mitigation (Coalesce) */
  57. Rdsar = 0xE4, /* Receive Descriptor Start Address */
  58. Etx = 0xEC, /* Early Transmit Threshold */
  59. };
  60. enum { /* Dtccr */
  61. Cmd = 0x00000008, /* Command */
  62. };
  63. enum { /* Cr */
  64. Te = 0x04, /* Transmitter Enable */
  65. Re = 0x08, /* Receiver Enable */
  66. Rst = 0x10, /* Software Reset */
  67. };
  68. enum { /* Tppoll */
  69. Fswint = 0x01, /* Forced Software Interrupt */
  70. Npq = 0x40, /* Normal Priority Queue polling */
  71. Hpq = 0x80, /* High Priority Queue polling */
  72. };
  73. enum { /* Imr/Isr */
  74. Rok = 0x0001, /* Receive OK */
  75. Rer = 0x0002, /* Receive Error */
  76. Tok = 0x0004, /* Transmit OK */
  77. Ter = 0x0008, /* Transmit Error */
  78. Rdu = 0x0010, /* Receive Descriptor Unavailable */
  79. Punlc = 0x0020, /* Packet Underrun or Link Change */
  80. Fovw = 0x0040, /* Receive FIFO Overflow */
  81. Tdu = 0x0080, /* Transmit Descriptor Unavailable */
  82. Swint = 0x0100, /* Software Interrupt */
  83. Timeout = 0x4000, /* Timer */
  84. Serr = 0x8000, /* System Error */
  85. };
  86. enum { /* Tcr */
  87. MtxdmaSHIFT = 8, /* Max. DMA Burst Size */
  88. MtxdmaMASK = 0x00000700,
  89. Mtxdmaunlimited = 0x00000700,
  90. Acrc = 0x00010000, /* Append CRC (not) */
  91. Lbk0 = 0x00020000, /* Loopback Test 0 */
  92. Lbk1 = 0x00040000, /* Loopback Test 1 */
  93. Ifg2 = 0x00080000, /* Interframe Gap 2 */
  94. HwveridSHIFT = 23, /* Hardware Version ID */
  95. HwveridMASK = 0x7C800000,
  96. Macv01 = 0x00000000, /* RTL8169 */
  97. Macv02 = 0x00800000, /* RTL8169S/8110S */
  98. Macv03 = 0x04000000, /* RTL8169S/8110S */
  99. Macv04 = 0x10000000, /* RTL8169SB/8110SB */
  100. Macv05 = 0x18000000, /* RTL8169SC/8110SC */
  101. Macv07 = 0x24800000, /* RTL8102e */
  102. Macv07a = 0x34800000, /* RTL8102e */
  103. Macv11 = 0x30000000, /* RTL8168B/8111B */
  104. Macv12 = 0x38000000, /* RTL8169B/8111B */
  105. Macv12a = 0x3c000000, /* RTL8169C/8111C */
  106. Macv13 = 0x34000000, /* RTL8101E */
  107. Macv14 = 0x30800000, /* RTL8100E */
  108. Macv15 = 0x38800000, /* RTL8100E */
  109. // Macv19 = 0x3c000000, /* dup with Macv12a: RTL8111c-gr */
  110. Macv25 = 0x28000000, /* RTL8168D */
  111. Ifg0 = 0x01000000, /* Interframe Gap 0 */
  112. Ifg1 = 0x02000000, /* Interframe Gap 1 */
  113. };
  114. enum { /* Rcr */
  115. Aap = 0x00000001, /* Accept All Packets */
  116. Apm = 0x00000002, /* Accept Physical Match */
  117. Am = 0x00000004, /* Accept Multicast */
  118. Ab = 0x00000008, /* Accept Broadcast */
  119. Ar = 0x00000010, /* Accept Runt */
  120. Aer = 0x00000020, /* Accept Error */
  121. Sel9356 = 0x00000040, /* 9356 EEPROM used */
  122. MrxdmaSHIFT = 8, /* Max. DMA Burst Size */
  123. MrxdmaMASK = 0x00000700,
  124. Mrxdmaunlimited = 0x00000700,
  125. RxfthSHIFT = 13, /* Receive Buffer Length */
  126. RxfthMASK = 0x0000E000,
  127. Rxfth256 = 0x00008000,
  128. Rxfthnone = 0x0000E000,
  129. Rer8 = 0x00010000, /* Accept Error Packets > 8 bytes */
  130. MulERINT = 0x01000000, /* Multiple Early Interrupt Select */
  131. };
  132. enum { /* Cr9346 */
  133. Eedo = 0x01, /* */
  134. Eedi = 0x02, /* */
  135. Eesk = 0x04, /* */
  136. Eecs = 0x08, /* */
  137. Eem0 = 0x40, /* Operating Mode */
  138. Eem1 = 0x80,
  139. };
  140. enum { /* Phyar */
  141. DataMASK = 0x0000FFFF, /* 16-bit GMII/MII Register Data */
  142. DataSHIFT = 0,
  143. RegaddrMASK = 0x001F0000, /* 5-bit GMII/MII Register Address */
  144. RegaddrSHIFT = 16,
  145. Flag = 0x80000000, /* */
  146. };
  147. enum { /* Phystatus */
  148. Fd = 0x01, /* Full Duplex */
  149. Linksts = 0x02, /* Link Status */
  150. Speed10 = 0x04, /* */
  151. Speed100 = 0x08, /* */
  152. Speed1000 = 0x10, /* */
  153. Rxflow = 0x20, /* */
  154. Txflow = 0x40, /* */
  155. Entbi = 0x80, /* */
  156. };
  157. enum { /* Cplusc */
  158. Mulrw = 0x0008, /* PCI Multiple R/W Enable */
  159. Dac = 0x0010, /* PCI Dual Address Cycle Enable */
  160. Rxchksum = 0x0020, /* Receive Checksum Offload Enable */
  161. Rxvlan = 0x0040, /* Receive VLAN De-tagging Enable */
  162. Endian = 0x0200, /* Endian Mode */
  163. };
  164. typedef struct D D; /* Transmit/Receive Descriptor */
  165. struct D {
  166. u32int control;
  167. u32int vlan;
  168. u32int addrlo;
  169. u32int addrhi;
  170. };
  171. enum { /* Transmit Descriptor control */
  172. TxflMASK = 0x0000FFFF, /* Transmit Frame Length */
  173. TxflSHIFT = 0,
  174. Tcps = 0x00010000, /* TCP Checksum Offload */
  175. Udpcs = 0x00020000, /* UDP Checksum Offload */
  176. Ipcs = 0x00040000, /* IP Checksum Offload */
  177. Lgsen = 0x08000000, /* TSO; WARNING: contains lark's vomit */
  178. };
  179. enum { /* Receive Descriptor control */
  180. RxflMASK = 0x00001FFF, /* Receive Frame Length */
  181. Tcpf = 0x00004000, /* TCP Checksum Failure */
  182. Udpf = 0x00008000, /* UDP Checksum Failure */
  183. Ipf = 0x00010000, /* IP Checksum Failure */
  184. Pid0 = 0x00020000, /* Protocol ID0 */
  185. Pid1 = 0x00040000, /* Protocol ID1 */
  186. Crce = 0x00080000, /* CRC Error */
  187. Runt = 0x00100000, /* Runt Packet */
  188. Res = 0x00200000, /* Receive Error Summary */
  189. Rwt = 0x00400000, /* Receive Watchdog Timer Expired */
  190. Fovf = 0x00800000, /* FIFO Overflow */
  191. Bovf = 0x01000000, /* Buffer Overflow */
  192. Bar = 0x02000000, /* Broadcast Address Received */
  193. Pam = 0x04000000, /* Physical Address Matched */
  194. Mar = 0x08000000, /* Multicast Address Received */
  195. };
  196. enum { /* General Descriptor control */
  197. Ls = 0x10000000, /* Last Segment Descriptor */
  198. Fs = 0x20000000, /* First Segment Descriptor */
  199. Eor = 0x40000000, /* End of Descriptor Ring */
  200. Own = 0x80000000, /* Ownership */
  201. };
  202. /*
  203. */
  204. enum { /* Ring sizes (<= 1024) */
  205. Ntd = 8, /* Transmit Ring */
  206. Nrd = 32, /* Receive Ring */
  207. Mps = ROUNDUP(ETHERMAXTU+4, 128),
  208. };
  209. typedef struct Dtcc Dtcc;
  210. struct Dtcc {
  211. u64int txok;
  212. u64int rxok;
  213. u64int txer;
  214. u32int rxer;
  215. u16int misspkt;
  216. u16int fae;
  217. u32int tx1col;
  218. u32int txmcol;
  219. u64int rxokph;
  220. u64int rxokbrd;
  221. u32int rxokmu;
  222. u16int txabt;
  223. u16int txundrn;
  224. };
  225. enum { /* Variants */
  226. Rtl8100e = (0x8136<<16)|0x10EC, /* RTL810[01]E: pci-e */
  227. Rtl8169c = (0x0116<<16)|0x16EC, /* RTL8169C+ (USR997902) */
  228. Rtl8169sc = (0x8167<<16)|0x10EC, /* RTL8169SC */
  229. Rtl8168b = (0x8168<<16)|0x10EC, /* RTL8168B: pci-e */
  230. Rtl8169 = (0x8169<<16)|0x10EC, /* RTL8169 */
  231. };
  232. typedef struct Ctlr Ctlr;
  233. typedef struct Ctlr {
  234. int port;
  235. Pcidev* pcidev;
  236. Ctlr* next;
  237. int active;
  238. QLock alock; /* attach */
  239. Lock ilock; /* init */
  240. int init; /* */
  241. int pciv; /* */
  242. int macv; /* MAC version */
  243. int phyv; /* PHY version */
  244. // int pcie; /* flag: pci-express device? */
  245. // uvlong mchash; /* multicast hash */
  246. Mii* mii;
  247. Lock tlock; /* transmit */
  248. D* td; /* descriptor ring */
  249. Block** tb; /* transmit buffers */
  250. int ntd;
  251. int tdh; /* head - producer index (host) */
  252. int tdt; /* tail - consumer index (NIC) */
  253. int ntdfree;
  254. int ntq;
  255. Lock rlock; /* receive */
  256. D* rd; /* descriptor ring */
  257. void** rb; /* receive buffers */
  258. int nrd;
  259. int rdh; /* head - producer index (NIC) */
  260. int rdt; /* tail - consumer index (host) */
  261. int nrdfree;
  262. int rcr; /* receive configuration register */
  263. int imr;
  264. QLock slock; /* statistics */
  265. Dtcc* dtcc;
  266. uint txdu;
  267. uint tcpf;
  268. uint udpf;
  269. uint ipf;
  270. uint fovf;
  271. uint ierrs;
  272. uint rer;
  273. uint rdu;
  274. uint punlc;
  275. uint fovw;
  276. } Ctlr;
  277. static Ctlr* rtl8169ctlrhead;
  278. static Ctlr* rtl8169ctlrtail;
  279. #define csr8r(c, r) (inb((c)->port+(r)))
  280. #define csr16r(c, r) (ins((c)->port+(r)))
  281. #define csr32r(c, r) (inl((c)->port+(r)))
  282. #define csr8w(c, r, b) (outb((c)->port+(r), (int)(b)))
  283. #define csr16w(c, r, w) (outs((c)->port+(r), (ushort)(w)))
  284. #define csr32w(c, r, l) (outl((c)->port+(r), (ulong)(l)))
  285. static int
  286. rtl8169miimir(Mii* mii, int pa, int ra)
  287. {
  288. uint r;
  289. int timeo;
  290. Ctlr *ctlr;
  291. if(pa != 1)
  292. return -1;
  293. ctlr = mii->ctlr;
  294. r = (ra<<16) & RegaddrMASK;
  295. csr32w(ctlr, Phyar, r);
  296. delay(1);
  297. for(timeo = 0; timeo < 2000; timeo++){
  298. if((r = csr32r(ctlr, Phyar)) & Flag)
  299. break;
  300. microdelay(100);
  301. }
  302. if(!(r & Flag))
  303. return -1;
  304. return (r & DataMASK)>>DataSHIFT;
  305. }
  306. static int
  307. rtl8169miimiw(Mii* mii, int pa, int ra, int data)
  308. {
  309. uint r;
  310. int timeo;
  311. Ctlr *ctlr;
  312. if(pa != 1)
  313. return -1;
  314. ctlr = mii->ctlr;
  315. r = Flag|((ra<<16) & RegaddrMASK)|((data<<DataSHIFT) & DataMASK);
  316. csr32w(ctlr, Phyar, r);
  317. delay(1);
  318. for(timeo = 0; timeo < 2000; timeo++){
  319. if(!((r = csr32r(ctlr, Phyar)) & Flag))
  320. break;
  321. microdelay(100);
  322. }
  323. if(r & Flag)
  324. return -1;
  325. return 0;
  326. }
  327. static int
  328. rtl8169mii(Ctlr* ctlr)
  329. {
  330. MiiPhy *phy;
  331. /*
  332. * Link management.
  333. */
  334. if((ctlr->mii = malloc(sizeof(Mii))) == nil)
  335. return -1;
  336. ctlr->mii->mir = rtl8169miimir;
  337. ctlr->mii->miw = rtl8169miimiw;
  338. ctlr->mii->ctlr = ctlr;
  339. /*
  340. * Get rev number out of Phyidr2 so can config properly.
  341. * There's probably more special stuff for Macv0[234] needed here.
  342. */
  343. ctlr->phyv = rtl8169miimir(ctlr->mii, 1, Phyidr2) & 0x0F;
  344. if(ctlr->macv == Macv02){
  345. csr8w(ctlr, 0x82, 1); /* magic */
  346. rtl8169miimiw(ctlr->mii, 1, 0x0B, 0x0000); /* magic */
  347. }
  348. if(mii(ctlr->mii, (1<<1)) == 0 || (phy = ctlr->mii->curphy) == nil){
  349. free(ctlr->mii);
  350. ctlr->mii = nil;
  351. return -1;
  352. }
  353. print("ether8169: oui %#ux phyno %d, macv = %#8.8ux phyv = %#4.4ux\n",
  354. phy->oui, phy->phyno, ctlr->macv, ctlr->phyv);
  355. miiane(ctlr->mii, ~0, ~0, ~0);
  356. return 0;
  357. }
  358. static void
  359. rtl8169halt(Ctlr* ctlr)
  360. {
  361. csr8w(ctlr, Cr, 0);
  362. csr16w(ctlr, Imr, 0);
  363. csr16w(ctlr, Isr, ~0);
  364. }
  365. static int
  366. rtl8169reset(Ctlr* ctlr)
  367. {
  368. u32int r;
  369. int timeo;
  370. /*
  371. * Soft reset the controller.
  372. */
  373. csr8w(ctlr, Cr, Rst);
  374. for(r = timeo = 0; timeo < 1000; timeo++){
  375. r = csr8r(ctlr, Cr);
  376. if(!(r & Rst))
  377. break;
  378. delay(1);
  379. }
  380. rtl8169halt(ctlr);
  381. if(r & Rst)
  382. return -1;
  383. return 0;
  384. }
  385. static void
  386. rtl8169detach(Ether* edev)
  387. {
  388. rtl8169reset(edev->ctlr);
  389. }
  390. static void
  391. rtl8169replenish(Ctlr* ctlr)
  392. {
  393. D *d;
  394. int rdt;
  395. void *bp;
  396. rdt = ctlr->rdt;
  397. while(NEXT(rdt, ctlr->nrd) != ctlr->rdh){
  398. d = &ctlr->rd[rdt];
  399. if(ctlr->rb[rdt] == nil){
  400. /*
  401. * Simple allocation for now.
  402. * This better be aligned on 8.
  403. */
  404. bp = mallocalign(Mps, 8, 0, 0);
  405. ctlr->rb[rdt] = bp;
  406. d->addrlo = PCIWADDR(bp);
  407. d->addrhi = 0;
  408. coherence();
  409. }
  410. d->control |= Own|Mps;
  411. rdt = NEXT(rdt, ctlr->nrd);
  412. ctlr->nrdfree++;
  413. }
  414. ctlr->rdt = rdt;
  415. }
  416. static int
  417. rtl8169init(Ether* edev)
  418. {
  419. u32int r;
  420. Ctlr *ctlr;
  421. u8int cplusc;
  422. ctlr = edev->ctlr;
  423. ilock(&ctlr->ilock);
  424. rtl8169halt(ctlr);
  425. /*
  426. * MAC Address is not settable on some (all?) chips.
  427. * Must put chip into config register write enable mode.
  428. */
  429. csr8w(ctlr, Cr9346, Eem1|Eem0);
  430. r = (edev->ea[3]<<24)|(edev->ea[2]<<16)|(edev->ea[1]<<8)|edev->ea[0];
  431. csr32w(ctlr, Idr0, r);
  432. r = (edev->ea[5]<<8)|edev->ea[4];
  433. csr32w(ctlr, Idr0+4, r);
  434. /*
  435. * Transmitter.
  436. */
  437. memset(ctlr->td, 0, sizeof(D)*ctlr->ntd);
  438. ctlr->tdh = ctlr->tdt = 0;
  439. ctlr->td[ctlr->ntd-1].control = Eor;
  440. /*
  441. * Receiver.
  442. * Need to do something here about the multicast filter.
  443. */
  444. memset(ctlr->rd, 0, sizeof(D)*ctlr->nrd);
  445. ctlr->rdh = ctlr->rdt = 0;
  446. ctlr->rd[ctlr->nrd-1].control = Eor;
  447. rtl8169replenish(ctlr);
  448. ctlr->rcr = Rxfthnone|Mrxdmaunlimited|Ab|Am|Apm;
  449. /*
  450. * Setting Mulrw in Cplusc disables the Tx/Rx DMA burst
  451. * settings in Tcr/Rcr; the 1<<14 is magic.
  452. */
  453. cplusc = csr16r(ctlr, Cplusc) & ~(1<<14);
  454. cplusc |= Rxchksum | Mulrw;
  455. switch(ctlr->macv){
  456. default:
  457. panic("ether8169: unknown macv %#08ux for vid %#ux did %#ux",
  458. ctlr->macv, ctlr->pcidev->vid, ctlr->pcidev->did);
  459. case Macv01:
  460. break;
  461. case Macv02:
  462. case Macv03:
  463. cplusc |= 1<<14; /* magic */
  464. break;
  465. case Macv05:
  466. /*
  467. * This is interpreted from clearly bogus code
  468. * in the manufacturer-supplied driver, it could
  469. * be wrong. Untested.
  470. */
  471. r = csr8r(ctlr, Config2) & 0x07;
  472. if(r == 0x01) /* 66MHz PCI */
  473. csr32w(ctlr, 0x7C, 0x0007FFFF); /* magic */
  474. else
  475. csr32w(ctlr, 0x7C, 0x0007FF00); /* magic */
  476. pciclrmwi(ctlr->pcidev);
  477. break;
  478. case Macv13:
  479. /*
  480. * This is interpreted from clearly bogus code
  481. * in the manufacturer-supplied driver, it could
  482. * be wrong. Untested.
  483. */
  484. pcicfgw8(ctlr->pcidev, 0x68, 0x00); /* magic */
  485. pcicfgw8(ctlr->pcidev, 0x69, 0x08); /* magic */
  486. break;
  487. case Macv04:
  488. case Macv07:
  489. case Macv07a:
  490. case Macv11:
  491. case Macv12:
  492. case Macv12a:
  493. case Macv14:
  494. case Macv15:
  495. case Macv25:
  496. break;
  497. }
  498. /*
  499. * Enable receiver/transmitter.
  500. * Need to do this first or some of the settings below
  501. * won't take.
  502. */
  503. switch(ctlr->pciv){
  504. default:
  505. csr8w(ctlr, Cr, Te|Re);
  506. csr32w(ctlr, Tcr, Ifg1|Ifg0|Mtxdmaunlimited);
  507. csr32w(ctlr, Rcr, ctlr->rcr);
  508. csr32w(ctlr, Mar0, 0);
  509. csr32w(ctlr, Mar0+4, 0);
  510. case Rtl8169sc:
  511. case Rtl8168b:
  512. break;
  513. }
  514. /*
  515. * Interrupts.
  516. * Disable Tdu|Tok for now, the transmit routine will tidy.
  517. * Tdu means the NIC ran out of descriptors to send, so it
  518. * doesn't really need to ever be on.
  519. */
  520. csr32w(ctlr, Timerint, 0);
  521. ctlr->imr = Serr|Timeout|Fovw|Punlc|Rdu|Ter|Rer|Rok;
  522. csr16w(ctlr, Imr, ctlr->imr);
  523. /*
  524. * Clear missed-packet counter;
  525. * clear early transmit threshold value;
  526. * set the descriptor ring base addresses;
  527. * set the maximum receive packet size;
  528. * no early-receive interrupts.
  529. *
  530. * note: the maximum rx size is a filter. the size of the buffer
  531. * in the descriptor ring is still honored. we will toss >Mtu
  532. * packets because they've been fragmented into mutiple
  533. * rx buffers.
  534. */
  535. csr32w(ctlr, Mpc, 0);
  536. csr8w(ctlr, Etx, 0x3f); /* magic */
  537. csr32w(ctlr, Tnpds+4, 0);
  538. csr32w(ctlr, Tnpds, PCIWADDR(ctlr->td));
  539. csr32w(ctlr, Rdsar+4, 0);
  540. csr32w(ctlr, Rdsar, PCIWADDR(ctlr->rd));
  541. csr16w(ctlr, Rms, 16383); /* was Mps; see above comment */
  542. r = csr16r(ctlr, Mulint) & 0xF000; /* no early rx interrupts */
  543. csr16w(ctlr, Mulint, r);
  544. csr16w(ctlr, Cplusc, cplusc);
  545. csr16w(ctlr, Coal, 0);
  546. /*
  547. * Set configuration.
  548. */
  549. switch(ctlr->pciv){
  550. case Rtl8169sc:
  551. csr8w(ctlr, Cr, Te|Re);
  552. csr32w(ctlr, Tcr, Ifg1|Ifg0|Mtxdmaunlimited);
  553. csr32w(ctlr, Rcr, ctlr->rcr);
  554. break;
  555. case Rtl8168b:
  556. case Rtl8169c:
  557. csr16w(ctlr, Cplusc, 0x2000); /* magic */
  558. csr8w(ctlr, Cr, Te|Re);
  559. csr32w(ctlr, Tcr, Ifg1|Ifg0|Mtxdmaunlimited);
  560. csr32w(ctlr, Rcr, ctlr->rcr);
  561. break;
  562. }
  563. csr8w(ctlr, Cr9346, 0);
  564. iunlock(&ctlr->ilock);
  565. // rtl8169mii(ctlr);
  566. return 0;
  567. }
  568. static void
  569. rtl8169attach(Ether* edev)
  570. {
  571. int timeo;
  572. Ctlr *ctlr;
  573. ctlr = edev->ctlr;
  574. qlock(&ctlr->alock);
  575. if(ctlr->init == 0){
  576. /*
  577. * Handle allocation/init errors here.
  578. */
  579. ctlr->td = xspanalloc(sizeof(D)*Ntd, 256, 0);
  580. ctlr->tb = malloc(Ntd*sizeof(Block*));
  581. ctlr->ntd = Ntd;
  582. ctlr->rd = xspanalloc(sizeof(D)*Nrd, 256, 0);
  583. ctlr->rb = malloc(Nrd*sizeof(Block*));
  584. ctlr->nrd = Nrd;
  585. ctlr->dtcc = xspanalloc(sizeof(Dtcc), 64, 0);
  586. if (ctlr->td == nil || ctlr->tb == nil ||
  587. ctlr->rd == nil || ctlr->rb == nil || ctlr->dtcc == nil)
  588. panic("rtl8169attach: out of memory");
  589. if(rtl8169init(edev) == -1)
  590. panic("rtl8169attach: init fail");
  591. ctlr->init = 1;
  592. }
  593. qunlock(&ctlr->alock);
  594. /*
  595. * Wait for link to be ready.
  596. */
  597. for(timeo = 0; timeo < 350; timeo++){
  598. if(miistatus(ctlr->mii) == 0)
  599. break;
  600. delay(100); /* print fewer miistatus messages */
  601. }
  602. }
  603. static void
  604. rtl8169transmit(Ether* edev)
  605. {
  606. D *d;
  607. Block *bp;
  608. Ctlr *ctlr;
  609. int control, x;
  610. RingBuf *tb;
  611. ctlr = edev->ctlr;
  612. ilock(&ctlr->tlock);
  613. for(x = ctlr->tdh; ctlr->ntq > 0; x = NEXT(x, ctlr->ntd)){
  614. d = &ctlr->td[x];
  615. if((control = d->control) & Own)
  616. break;
  617. /*
  618. * Check errors and log here.
  619. */
  620. USED(control);
  621. /*
  622. * Free it up.
  623. * Need to clean the descriptor here? Not really.
  624. * Simple freeb for now (no chain and freeblist).
  625. * Use ntq count for now.
  626. */
  627. freeb(ctlr->tb[x]);
  628. ctlr->tb[x] = nil;
  629. d->control &= Eor;
  630. ctlr->ntq--;
  631. }
  632. ctlr->tdh = x;
  633. x = ctlr->tdt;
  634. while(ctlr->ntq < (ctlr->ntd-1)){
  635. tb = &edev->tb[edev->ti];
  636. if(tb->owner != Interface)
  637. break;
  638. bp = allocb(tb->len);
  639. memmove(bp->wp, tb->pkt, tb->len);
  640. memmove(bp->wp+Eaddrlen, edev->ea, Eaddrlen);
  641. bp->wp += tb->len;
  642. tb->owner = Host;
  643. edev->ti = NEXT(edev->ti, edev->ntb);
  644. d = &ctlr->td[x];
  645. d->addrlo = PCIWADDR(bp->rp);
  646. d->addrhi = 0;
  647. ctlr->tb[x] = bp;
  648. coherence();
  649. d->control |= Own | Fs | Ls | BLEN(bp);
  650. x = NEXT(x, ctlr->ntd);
  651. ctlr->ntq++;
  652. }
  653. if(x != ctlr->tdt){
  654. ctlr->tdt = x;
  655. csr8w(ctlr, Tppoll, Npq);
  656. }
  657. else if(ctlr->ntq >= (ctlr->ntd-1))
  658. ctlr->txdu++;
  659. iunlock(&ctlr->tlock);
  660. }
  661. static void
  662. rtl8169receive(Ether* edev)
  663. {
  664. D *d;
  665. int len, rdh;
  666. Ctlr *ctlr;
  667. u32int control;
  668. RingBuf *ring;
  669. ctlr = edev->ctlr;
  670. rdh = ctlr->rdh;
  671. for(;;){
  672. d = &ctlr->rd[rdh];
  673. if(d->control & Own)
  674. break;
  675. control = d->control;
  676. if((control & (Fs|Ls|Res)) == (Fs|Ls)){
  677. len = (control & RxflMASK) - 4;
  678. ring = &edev->rb[edev->ri];
  679. if(ring->owner == Interface){
  680. ring->owner = Host;
  681. ring->len = len;
  682. memmove(ring->pkt, ctlr->rb[rdh], len);
  683. edev->ri = NEXT(edev->ri, edev->nrb);
  684. }
  685. }
  686. else{
  687. /*
  688. * Error stuff here.
  689. print("control %#8.8ux\n", control);
  690. */
  691. }
  692. d->control &= Eor;
  693. ctlr->nrdfree--;
  694. if (!ctlr->init)
  695. print("rtl8169receive: ctlr not initialised\n");
  696. if (ctlr->nrd == 0)
  697. print("rtl8169receive: zero ctlr->nrd\n");
  698. rdh = NEXT(rdh, ctlr->nrd);
  699. if(ctlr->nrdfree < ctlr->nrd/2)
  700. rtl8169replenish(ctlr);
  701. }
  702. ctlr->rdh = rdh;
  703. }
  704. static void
  705. rtl8169interrupt(Ureg*, void* arg)
  706. {
  707. Ctlr *ctlr;
  708. Ether *edev;
  709. u32int isr;
  710. edev = arg;
  711. ctlr = edev->ctlr;
  712. while((isr = csr16r(ctlr, Isr)) != 0 && isr != 0xFFFF){
  713. csr16w(ctlr, Isr, isr);
  714. if((isr & ctlr->imr) == 0)
  715. break;
  716. if(isr & (Fovw|Punlc|Rdu|Rer|Rok)){
  717. rtl8169receive(edev);
  718. if(!(isr & (Punlc|Rok)))
  719. ctlr->ierrs++;
  720. if(isr & Rer)
  721. ctlr->rer++;
  722. if(isr & Rdu)
  723. ctlr->rdu++;
  724. if(isr & Punlc)
  725. ctlr->punlc++;
  726. if(isr & Fovw)
  727. ctlr->fovw++;
  728. isr &= ~(Fovw|Rdu|Rer|Rok);
  729. }
  730. if(isr & (Tdu|Ter|Tok)){
  731. rtl8169transmit(edev);
  732. isr &= ~(Tdu|Ter|Tok);
  733. }
  734. if(isr & Punlc){
  735. // rtl8169link(edev);
  736. isr &= ~Punlc;
  737. }
  738. /*
  739. * Some of the reserved bits get set sometimes...
  740. */
  741. if(isr & (Serr|Timeout|Tdu|Fovw|Punlc|Rdu|Ter|Tok|Rer|Rok))
  742. panic("rtl8169interrupt: imr %#4.4ux isr %#4.4ux",
  743. csr16r(ctlr, Imr), isr);
  744. }
  745. }
  746. static int
  747. vetmacv(Ctlr *ctlr, uint *macv)
  748. {
  749. *macv = csr32r(ctlr, Tcr) & HwveridMASK;
  750. switch(*macv){
  751. default:
  752. return -1;
  753. case Macv01:
  754. case Macv02:
  755. case Macv03:
  756. case Macv04:
  757. case Macv05:
  758. case Macv07:
  759. case Macv07a:
  760. case Macv11:
  761. case Macv12:
  762. case Macv12a:
  763. case Macv13:
  764. case Macv14:
  765. case Macv15:
  766. case Macv25:
  767. break;
  768. }
  769. return 0;
  770. }
  771. static void
  772. rtl8169pci(void)
  773. {
  774. Pcidev *p;
  775. Ctlr *ctlr;
  776. int i, port;
  777. // int pcie;
  778. uint macv;
  779. p = nil;
  780. while(p = pcimatch(p, 0, 0)){
  781. if(p->ccrb != Pcibcnet || p->ccru != 0)
  782. continue;
  783. // pcie = 0;
  784. switch(i = p->did<<16 | p->vid){
  785. default:
  786. continue;
  787. case Rtl8100e: /* RTL810[01]E ? */
  788. case Rtl8168b: /* RTL8168B */
  789. // pcie = 1;
  790. break;
  791. case Rtl8169c: /* RTL8169C */
  792. case Rtl8169sc: /* RTL8169SC */
  793. case Rtl8169: /* RTL8169 */
  794. break;
  795. case (0xC107<<16)|0x1259: /* Corega CG-LAPCIGT */
  796. i = Rtl8169;
  797. break;
  798. }
  799. port = p->mem[0].bar & ~0x01;
  800. if(ioalloc(port, p->mem[0].size, 0, "rtl8169") < 0){
  801. print("rtl8169: port %#ux in use\n", port);
  802. continue;
  803. }
  804. ctlr = malloc(sizeof(Ctlr));
  805. ctlr->port = port;
  806. ctlr->pcidev = p;
  807. ctlr->pciv = i;
  808. // ctlr->pcie = pcie;
  809. if(vetmacv(ctlr, &macv) == -1){
  810. iofree(port);
  811. free(ctlr);
  812. print("rtl8169: unknown mac %.4ux %.8ux\n", p->did, macv);
  813. continue;
  814. }
  815. if(pcigetpms(p) > 0){
  816. pcisetpms(p, 0);
  817. for(i = 0; i < 6; i++)
  818. pcicfgw32(p, PciBAR0+i*4, p->mem[i].bar);
  819. pcicfgw8(p, PciINTL, p->intl);
  820. pcicfgw8(p, PciLTR, p->ltr);
  821. pcicfgw8(p, PciCLS, p->cls);
  822. pcicfgw16(p, PciPCR, p->pcr);
  823. }
  824. if(rtl8169reset(ctlr)){
  825. iofree(port);
  826. free(ctlr);
  827. continue;
  828. }
  829. /*
  830. * Extract the chip hardware version,
  831. * needed to configure each properly.
  832. */
  833. ctlr->macv = macv;
  834. rtl8169mii(ctlr);
  835. pcisetbme(p);
  836. if(rtl8169ctlrhead != nil)
  837. rtl8169ctlrtail->next = ctlr;
  838. else
  839. rtl8169ctlrhead = ctlr;
  840. rtl8169ctlrtail = ctlr;
  841. }
  842. }
  843. int
  844. rtl8169pnp(Ether* edev)
  845. {
  846. u32int r;
  847. Ctlr *ctlr;
  848. static int once;
  849. if(once == 0){
  850. once = 1;
  851. rtl8169pci();
  852. }
  853. /*
  854. * Any adapter matches if no edev->port is supplied,
  855. * otherwise the ports must match.
  856. */
  857. for(ctlr = rtl8169ctlrhead; ctlr != nil; ctlr = ctlr->next){
  858. if(ctlr->active)
  859. continue;
  860. if(edev->port == 0 || edev->port == ctlr->port){
  861. ctlr->active = 1;
  862. break;
  863. }
  864. }
  865. if(ctlr == nil)
  866. return -1;
  867. edev->ctlr = ctlr;
  868. edev->port = ctlr->port;
  869. edev->irq = ctlr->pcidev->intl;
  870. edev->tbdf = ctlr->pcidev->tbdf;
  871. // edev->mbps = 100;
  872. /*
  873. * Pull the MAC address out of the chip.
  874. */
  875. r = csr32r(ctlr, Idr0);
  876. edev->ea[0] = r;
  877. edev->ea[1] = r>>8;
  878. edev->ea[2] = r>>16;
  879. edev->ea[3] = r>>24;
  880. r = csr32r(ctlr, Idr0+4);
  881. edev->ea[4] = r;
  882. edev->ea[5] = r>>8;
  883. /*
  884. * Linkage to the generic ethernet driver.
  885. */
  886. edev->attach = rtl8169attach;
  887. edev->transmit = rtl8169transmit;
  888. edev->interrupt = rtl8169interrupt;
  889. edev->detach = rtl8169detach;
  890. return 0;
  891. }