sdata.c 55 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380
  1. /*
  2. * This file is part of the UCB release of Plan 9. It is subject to the license
  3. * terms in the LICENSE file found in the top-level directory of this
  4. * distribution and at http://akaros.cs.berkeley.edu/files/Plan9License. No
  5. * part of the UCB release of Plan 9, including this file, may be copied,
  6. * modified, propagated, or distributed except according to the terms contained
  7. * in the LICENSE file.
  8. */
  9. #include "u.h"
  10. #include "../port/lib.h"
  11. #include "mem.h"
  12. #include "dat.h"
  13. #include "fns.h"
  14. #include "io.h"
  15. #include "ureg.h"
  16. #include "../port/error.h"
  17. #include "../port/sd.h"
  18. extern SDifc sdataifc;
  19. enum {
  20. DbgCONFIG = 0x0001, /* detected drive config info */
  21. DbgIDENTIFY = 0x0002, /* detected drive identify info */
  22. DbgSTATE = 0x0004, /* dump state on panic */
  23. DbgPROBE = 0x0008, /* trace device probing */
  24. DbgDEBUG = 0x0080, /* the current problem... */
  25. DbgINL = 0x0100, /* That Inil20+ message we hate */
  26. Dbg48BIT = 0x0200, /* 48-bit LBA */
  27. DbgBsy = 0x0400, /* interrupt but Bsy (shared IRQ) */
  28. };
  29. #define DEBUG (DbgDEBUG|DbgSTATE)
  30. enum { /* I/O ports */
  31. Data = 0,
  32. Error = 1, /* (read) */
  33. Features = 1, /* (write) */
  34. Count = 2, /* sector count<7-0>, sector count<15-8> */
  35. Ir = 2, /* interrupt reason (PACKET) */
  36. Sector = 3, /* sector number */
  37. Lbalo = 3, /* LBA<7-0>, LBA<31-24> */
  38. Cyllo = 4, /* cylinder low */
  39. Bytelo = 4, /* byte count low (PACKET) */
  40. Lbamid = 4, /* LBA<15-8>, LBA<39-32> */
  41. Cylhi = 5, /* cylinder high */
  42. Bytehi = 5, /* byte count hi (PACKET) */
  43. Lbahi = 5, /* LBA<23-16>, LBA<47-40> */
  44. Dh = 6, /* Device/Head, LBA<27-24> */
  45. Status = 7, /* (read) */
  46. Command = 7, /* (write) */
  47. As = 2, /* Alternate Status (read) */
  48. Dc = 2, /* Device Control (write) */
  49. };
  50. enum { /* Error */
  51. Med = 0x01, /* Media error */
  52. Ili = 0x01, /* command set specific (PACKET) */
  53. Nm = 0x02, /* No Media */
  54. Eom = 0x02, /* command set specific (PACKET) */
  55. Abrt = 0x04, /* Aborted command */
  56. Mcr = 0x08, /* Media Change Request */
  57. Idnf = 0x10, /* no user-accessible address */
  58. Mc = 0x20, /* Media Change */
  59. Unc = 0x40, /* Uncorrectable data error */
  60. Wp = 0x40, /* Write Protect */
  61. Icrc = 0x80, /* Interface CRC error */
  62. };
  63. enum { /* Features */
  64. Dma = 0x01, /* data transfer via DMA (PACKET) */
  65. Ovl = 0x02, /* command overlapped (PACKET) */
  66. };
  67. enum { /* Interrupt Reason */
  68. Cd = 0x01, /* Command/Data */
  69. Io = 0x02, /* I/O direction: read */
  70. Rel = 0x04, /* Bus Release */
  71. };
  72. enum { /* Device/Head */
  73. Dev0 = 0xA0, /* Master */
  74. Dev1 = 0xB0, /* Slave */
  75. Lba = 0x40, /* LBA mode */
  76. };
  77. enum { /* Status, Alternate Status */
  78. Err = 0x01, /* Error */
  79. Chk = 0x01, /* Check error (PACKET) */
  80. Drq = 0x08, /* Data Request */
  81. Dsc = 0x10, /* Device Seek Complete */
  82. Serv = 0x10, /* Service */
  83. Df = 0x20, /* Device Fault */
  84. Dmrd = 0x20, /* DMA ready (PACKET) */
  85. Drdy = 0x40, /* Device Ready */
  86. Bsy = 0x80, /* Busy */
  87. };
  88. enum { /* Command */
  89. Cnop = 0x00, /* NOP */
  90. Cdr = 0x08, /* Device Reset */
  91. Crs = 0x20, /* Read Sectors */
  92. Crs48 = 0x24, /* Read Sectors Ext */
  93. Crd48 = 0x25, /* Read w/ DMA Ext */
  94. Crdq48 = 0x26, /* Read w/ DMA Queued Ext */
  95. Crsm48 = 0x29, /* Read Multiple Ext */
  96. Cws = 0x30, /* Write Sectors */
  97. Cws48 = 0x34, /* Write Sectors Ext */
  98. Cwd48 = 0x35, /* Write w/ DMA Ext */
  99. Cwdq48 = 0x36, /* Write w/ DMA Queued Ext */
  100. Cwsm48 = 0x39, /* Write Multiple Ext */
  101. Cedd = 0x90, /* Execute Device Diagnostics */
  102. Cpkt = 0xA0, /* Packet */
  103. Cidpkt = 0xA1, /* Identify Packet Device */
  104. Crsm = 0xC4, /* Read Multiple */
  105. Cwsm = 0xC5, /* Write Multiple */
  106. Csm = 0xC6, /* Set Multiple */
  107. Crdq = 0xC7, /* Read DMA queued */
  108. Crd = 0xC8, /* Read DMA */
  109. Cwd = 0xCA, /* Write DMA */
  110. Cwdq = 0xCC, /* Write DMA queued */
  111. Cstandby = 0xE2, /* Standby */
  112. Cid = 0xEC, /* Identify Device */
  113. Csf = 0xEF, /* Set Features */
  114. };
  115. enum { /* Device Control */
  116. Nien = 0x02, /* (not) Interrupt Enable */
  117. Srst = 0x04, /* Software Reset */
  118. Hob = 0x80, /* High Order Bit [sic] */
  119. };
  120. enum { /* PCI Configuration Registers */
  121. Bmiba = 0x20, /* Bus Master Interface Base Address */
  122. Idetim = 0x40, /* IE Timing */
  123. Sidetim = 0x44, /* Slave IE Timing */
  124. Udmactl = 0x48, /* Ultra DMA/33 Control */
  125. Udmatim = 0x4A, /* Ultra DMA/33 Timing */
  126. };
  127. enum { /* Bus Master IDE I/O Ports */
  128. Bmicx = 0, /* Command */
  129. Bmisx = 2, /* Status */
  130. Bmidtpx = 4, /* Descriptor Table Pointer */
  131. };
  132. enum { /* Bmicx */
  133. Ssbm = 0x01, /* Start/Stop Bus Master */
  134. Rwcon = 0x08, /* Read/Write Control */
  135. };
  136. enum { /* Bmisx */
  137. Bmidea = 0x01, /* Bus Master IDE Active */
  138. Idedmae = 0x02, /* IDE DMA Error (R/WC) */
  139. Ideints = 0x04, /* IDE Interrupt Status (R/WC) */
  140. Dma0cap = 0x20, /* Drive 0 DMA Capable */
  141. Dma1cap = 0x40, /* Drive 0 DMA Capable */
  142. };
  143. enum { /* Physical Region Descriptor */
  144. PrdEOT = 0x80000000, /* End of Transfer */
  145. };
  146. enum { /* offsets into the identify info. */
  147. Iconfig = 0, /* general configuration */
  148. Ilcyl = 1, /* logical cylinders */
  149. Ilhead = 3, /* logical heads */
  150. Ilsec = 6, /* logical sectors per logical track */
  151. Iserial = 10, /* serial number */
  152. Ifirmware = 23, /* firmware revision */
  153. Imodel = 27, /* model number */
  154. Imaxrwm = 47, /* max. read/write multiple sectors */
  155. Icapabilities = 49, /* capabilities */
  156. Istandby = 50, /* device specific standby timer */
  157. Ipiomode = 51, /* PIO data transfer mode number */
  158. Ivalid = 53,
  159. Iccyl = 54, /* cylinders if (valid&0x01) */
  160. Ichead = 55, /* heads if (valid&0x01) */
  161. Icsec = 56, /* sectors if (valid&0x01) */
  162. Iccap = 57, /* capacity if (valid&0x01) */
  163. Irwm = 59, /* read/write multiple */
  164. Ilba = 60, /* LBA size */
  165. Imwdma = 63, /* multiword DMA mode */
  166. Iapiomode = 64, /* advanced PIO modes supported */
  167. Iminmwdma = 65, /* min. multiword DMA cycle time */
  168. Irecmwdma = 66, /* rec. multiword DMA cycle time */
  169. Iminpio = 67, /* min. PIO cycle w/o flow control */
  170. Iminiordy = 68, /* min. PIO cycle with IORDY */
  171. Ipcktbr = 71, /* time from PACKET to bus release */
  172. Iserbsy = 72, /* time from SERVICE to !Bsy */
  173. Iqdepth = 75, /* max. queue depth */
  174. Imajor = 80, /* major version number */
  175. Iminor = 81, /* minor version number */
  176. Icsfs = 82, /* command set/feature supported */
  177. Icsfe = 85, /* command set/feature enabled */
  178. Iudma = 88, /* ultra DMA mode */
  179. Ierase = 89, /* time for security erase */
  180. Ieerase = 90, /* time for enhanced security erase */
  181. Ipower = 91, /* current advanced power management */
  182. Ilba48 = 100, /* 48-bit LBA size (64 bits in 100-103) */
  183. Irmsn = 127, /* removable status notification */
  184. Isecstat = 128, /* security status */
  185. Icfapwr = 160, /* CFA power mode */
  186. Imediaserial = 176, /* current media serial number */
  187. Icksum = 255, /* checksum */
  188. };
  189. enum { /* bit masks for config identify info */
  190. Mpktsz = 0x0003, /* packet command size */
  191. Mincomplete = 0x0004, /* incomplete information */
  192. Mdrq = 0x0060, /* DRQ type */
  193. Mrmdev = 0x0080, /* device is removable */
  194. Mtype = 0x1F00, /* device type */
  195. Mproto = 0x8000, /* command protocol */
  196. };
  197. enum { /* bit masks for capabilities identify info */
  198. Mdma = 0x0100, /* DMA supported */
  199. Mlba = 0x0200, /* LBA supported */
  200. Mnoiordy = 0x0400, /* IORDY may be disabled */
  201. Miordy = 0x0800, /* IORDY supported */
  202. Msoftrst = 0x1000, /* needs soft reset when Bsy */
  203. Mstdby = 0x2000, /* standby supported */
  204. Mqueueing = 0x4000, /* queueing overlap supported */
  205. Midma = 0x8000, /* interleaved DMA supported */
  206. };
  207. enum { /* bit masks for supported/enabled features */
  208. Msmart = 0x0001,
  209. Msecurity = 0x0002,
  210. Mrmmedia = 0x0004,
  211. Mpwrmgmt = 0x0008,
  212. Mpkt = 0x0010,
  213. Mwcache = 0x0020,
  214. Mlookahead = 0x0040,
  215. Mrelirq = 0x0080,
  216. Msvcirq = 0x0100,
  217. Mreset = 0x0200,
  218. Mprotected = 0x0400,
  219. Mwbuf = 0x1000,
  220. Mrbuf = 0x2000,
  221. Mnop = 0x4000,
  222. Mmicrocode = 0x0001,
  223. Mqueued = 0x0002,
  224. Mcfa = 0x0004,
  225. Mapm = 0x0008,
  226. Mnotify = 0x0010,
  227. Mstandby = 0x0020,
  228. Mspinup = 0x0040,
  229. Mmaxsec = 0x0100,
  230. Mautoacoustic = 0x0200,
  231. Maddr48 = 0x0400,
  232. Mdevconfov = 0x0800,
  233. Mflush = 0x1000,
  234. Mflush48 = 0x2000,
  235. Msmarterror = 0x0001,
  236. Msmartselftest = 0x0002,
  237. Mmserial = 0x0004,
  238. Mmpassthru = 0x0008,
  239. Mlogging = 0x0020,
  240. };
  241. typedef struct Ctlr Ctlr;
  242. typedef struct Drive Drive;
  243. typedef struct Prd { /* Physical Region Descriptor */
  244. uint32_t pa; /* Physical Base Address */
  245. int count;
  246. } Prd;
  247. enum {
  248. BMspan = 64*1024, /* must be power of 2 <= 64*1024 */
  249. Nprd = SDmaxio/BMspan+2,
  250. };
  251. typedef struct Ctlr {
  252. int cmdport;
  253. int ctlport;
  254. int irq;
  255. int tbdf;
  256. int bmiba; /* bus master interface base address */
  257. int maxio; /* sector count transfer maximum */
  258. int span; /* don't span this boundary with dma */
  259. void* vector;
  260. Pcidev* pcidev;
  261. void (*ienable)(Ctlr*);
  262. void (*idisable)(Ctlr*);
  263. SDev* sdev;
  264. Drive* drive[2];
  265. Prd* prdt; /* physical region descriptor table */
  266. void (*irqack)(Ctlr*); /* call to extinguish ICH intrs */
  267. QLock ql; /* current command */
  268. Drive* curdrive;
  269. int command; /* last command issued (debugging) */
  270. Rendez _rendez;
  271. int done;
  272. /* interrupt counts */
  273. uint32_t intnil; /* no drive */
  274. uint32_t intbusy; /* controller still busy */
  275. uint32_t intok; /* normal */
  276. Lock l; /* register access */
  277. } Ctlr;
  278. typedef struct Drive {
  279. Ctlr* ctlr;
  280. int dev;
  281. uint16_t info[256];
  282. int c; /* cylinder */
  283. int h; /* head */
  284. int s; /* sector */
  285. int64_t sectors; /* total */
  286. int secsize; /* sector size */
  287. int dma; /* DMA R/W possible */
  288. int dmactl;
  289. int rwm; /* read/write multiple possible */
  290. int rwmctl;
  291. int pkt; /* PACKET device, length of pktcmd */
  292. uint8_t pktcmd[16];
  293. int pktdma; /* this PACKET command using dma */
  294. uint8_t sense[18];
  295. uint8_t inquiry[48];
  296. QLock ql; /* drive access */
  297. int command; /* current command */
  298. int write;
  299. uint8_t* data;
  300. int dlen;
  301. uint8_t* limit;
  302. int count; /* sectors */
  303. int block; /* R/W bytes per block */
  304. int status;
  305. int error;
  306. int flags; /* internal flags */
  307. /* interrupt counts */
  308. uint32_t intcmd; /* commands */
  309. uint32_t intrd; /* reads */
  310. uint32_t intwr; /* writes */
  311. } Drive;
  312. enum { /* internal flags */
  313. Lba48 = 0x1, /* LBA48 mode */
  314. Lba48always = 0x2, /* ... */
  315. };
  316. enum {
  317. Last28 = (1<<28) - 1 - 1, /* all-ones mask is not addressible */
  318. };
  319. static void
  320. pc87415ienable(Ctlr* ctlr)
  321. {
  322. Pcidev *p;
  323. int x;
  324. p = ctlr->pcidev;
  325. if(p == nil)
  326. return;
  327. x = pcicfgr32(p, 0x40);
  328. if(ctlr->cmdport == p->mem[0].bar)
  329. x &= ~0x00000100;
  330. else
  331. x &= ~0x00000200;
  332. pcicfgw32(p, 0x40, x);
  333. }
  334. static void
  335. atadumpstate(Drive* drive, uint8_t* cmd, int64_t lba, int count)
  336. {
  337. Prd *prd;
  338. Pcidev *p;
  339. Ctlr *ctlr;
  340. int i, bmiba;
  341. if(!(DEBUG & DbgSTATE)){
  342. USED(drive); USED(cmd); USED(lba); USED(count);
  343. return;
  344. }
  345. ctlr = drive->ctlr;
  346. print("sdata: command %2.2uX\n", ctlr->command);
  347. print("data %8.8p limit %8.8p dlen %d status %uX error %uX\n",
  348. drive->data, drive->limit, drive->dlen,
  349. drive->status, drive->error);
  350. if(cmd != nil){
  351. print("lba %d -> %lld, count %d -> %d (%d)\n",
  352. (cmd[2]<<24)|(cmd[3]<<16)|(cmd[4]<<8)|cmd[5], lba,
  353. (cmd[7]<<8)|cmd[8], count, drive->count);
  354. }
  355. if(!(inb(ctlr->ctlport+As) & Bsy)){
  356. for(i = 1; i < 7; i++)
  357. print(" 0x%2.2uX", inb(ctlr->cmdport+i));
  358. print(" 0x%2.2uX\n", inb(ctlr->ctlport+As));
  359. }
  360. if(drive->command == Cwd || drive->command == Crd){
  361. bmiba = ctlr->bmiba;
  362. prd = ctlr->prdt;
  363. print("bmicx %2.2uX bmisx %2.2uX prdt %8.8p\n",
  364. inb(bmiba+Bmicx), inb(bmiba+Bmisx), prd);
  365. for(;;){
  366. print("pa 0x%8.8luX count %8.8uX\n",
  367. prd->pa, prd->count);
  368. if(prd->count & PrdEOT)
  369. break;
  370. prd++;
  371. }
  372. }
  373. if(ctlr->pcidev && ctlr->pcidev->vid == 0x8086){
  374. p = ctlr->pcidev;
  375. print("0x40: %4.4uX 0x42: %4.4uX",
  376. pcicfgr16(p, 0x40), pcicfgr16(p, 0x42));
  377. print("0x48: %2.2uX\n", pcicfgr8(p, 0x48));
  378. print("0x4A: %4.4uX\n", pcicfgr16(p, 0x4A));
  379. }
  380. }
  381. static int
  382. atadebug(int cmdport, int ctlport, char* fmt, ...)
  383. {
  384. int i, n;
  385. va_list arg;
  386. char buf[PRINTSIZE];
  387. if(!(DEBUG & DbgPROBE)){
  388. USED(cmdport); USED(ctlport); USED(fmt);
  389. return 0;
  390. }
  391. va_start(arg, fmt);
  392. n = vseprint(buf, buf+sizeof(buf), fmt, arg) - buf;
  393. va_end(arg);
  394. if(cmdport){
  395. if(buf[n-1] == '\n')
  396. n--;
  397. n += snprint(buf+n, PRINTSIZE-n, " ataregs 0x%uX:",
  398. cmdport);
  399. for(i = Features; i < Command; i++)
  400. n += snprint(buf+n, PRINTSIZE-n, " 0x%2.2uX",
  401. inb(cmdport+i));
  402. if(ctlport)
  403. n += snprint(buf+n, PRINTSIZE-n, " 0x%2.2uX",
  404. inb(ctlport+As));
  405. n += snprint(buf+n, PRINTSIZE-n, "\n");
  406. }
  407. putstrn(buf, n);
  408. return n;
  409. }
  410. static int
  411. ataready(int cmdport, int ctlport, int dev, int reset, int ready, int micro)
  412. {
  413. int as;
  414. atadebug(cmdport, ctlport, "ataready: dev %uX reset %uX ready %uX",
  415. dev, reset, ready);
  416. for(;;){
  417. /*
  418. * Wait for the controller to become not busy and
  419. * possibly for a status bit to become true (usually
  420. * Drdy). Must change to the appropriate device
  421. * register set if necessary before testing for ready.
  422. * Always run through the loop at least once so it
  423. * can be used as a test for !Bsy.
  424. */
  425. as = inb(ctlport+As);
  426. if(as & reset){
  427. /* nothing to do */
  428. }
  429. else if(dev){
  430. outb(cmdport+Dh, dev);
  431. dev = 0;
  432. }
  433. else if(ready == 0 || (as & ready)){
  434. atadebug(0, 0, "ataready: %d 0x%2.2uX\n", micro, as);
  435. return as;
  436. }
  437. if(micro-- <= 0){
  438. atadebug(0, 0, "ataready: %d 0x%2.2uX\n", micro, as);
  439. break;
  440. }
  441. microdelay(1);
  442. }
  443. atadebug(cmdport, ctlport, "ataready: timeout");
  444. return -1;
  445. }
  446. /*
  447. static int
  448. atacsf(Drive* drive, int64_t csf, int supported)
  449. {
  450. uint16_t *info;
  451. int cmdset, i, x;
  452. if(supported)
  453. info = &drive->info[Icsfs];
  454. else
  455. info = &drive->info[Icsfe];
  456. for(i = 0; i < 3; i++){
  457. x = (csf>>(16*i)) & 0xFFFF;
  458. if(x == 0)
  459. continue;
  460. cmdset = info[i];
  461. if(cmdset == 0 || cmdset == 0xFFFF)
  462. return 0;
  463. return cmdset & x;
  464. }
  465. return 0;
  466. }
  467. */
  468. static int
  469. atadone(void* arg)
  470. {
  471. return ((Ctlr*)arg)->done;
  472. }
  473. static int
  474. atarwmmode(Drive* drive, int cmdport, int ctlport, int dev)
  475. {
  476. int as, maxrwm, rwm;
  477. maxrwm = (drive->info[Imaxrwm] & 0xFF);
  478. if(maxrwm == 0)
  479. return 0;
  480. /*
  481. * Sometimes drives come up with the current count set
  482. * to 0; if so, set a suitable value, otherwise believe
  483. * the value in Irwm if the 0x100 bit is set.
  484. */
  485. if(drive->info[Irwm] & 0x100)
  486. rwm = (drive->info[Irwm] & 0xFF);
  487. else
  488. rwm = 0;
  489. if(rwm == 0)
  490. rwm = maxrwm;
  491. if(rwm > 16)
  492. rwm = 16;
  493. if(ataready(cmdport, ctlport, dev, Bsy|Drq, Drdy, 102*1000) < 0)
  494. return 0;
  495. outb(cmdport+Count, rwm);
  496. outb(cmdport+Command, Csm);
  497. microdelay(1);
  498. as = ataready(cmdport, ctlport, 0, Bsy, Drdy|Df|Err, 1000);
  499. inb(cmdport+Status);
  500. if(as < 0 || (as & (Df|Err)))
  501. return 0;
  502. drive->rwm = rwm;
  503. return rwm;
  504. }
  505. static int
  506. atadmamode(Drive* drive)
  507. {
  508. int dma;
  509. /*
  510. * Check if any DMA mode enabled.
  511. * Assumes the BIOS has picked and enabled the best.
  512. * This is completely passive at the moment, no attempt is
  513. * made to ensure the hardware is correctly set up.
  514. */
  515. dma = drive->info[Imwdma] & 0x0707;
  516. drive->dma = (dma>>8) & dma;
  517. if(drive->dma == 0 && (drive->info[Ivalid] & 0x04)){
  518. dma = drive->info[Iudma] & 0x7F7F;
  519. drive->dma = (dma>>8) & dma;
  520. if(drive->dma)
  521. drive->dma |= 'U'<<16;
  522. }
  523. return dma;
  524. }
  525. static int
  526. ataidentify(int cmdport, int ctlport, int dev, int pkt, void* info)
  527. {
  528. int as, command, drdy;
  529. if(pkt){
  530. command = Cidpkt;
  531. drdy = 0;
  532. }
  533. else{
  534. command = Cid;
  535. drdy = Drdy;
  536. }
  537. as = ataready(cmdport, ctlport, dev, Bsy|Drq, drdy, 103*1000);
  538. if(as < 0)
  539. return as;
  540. outb(cmdport+Command, command);
  541. microdelay(1);
  542. as = ataready(cmdport, ctlport, 0, Bsy, Drq|Err, 400*1000);
  543. if(as < 0)
  544. return -1;
  545. if(as & Err)
  546. return as;
  547. memset(info, 0, 512);
  548. inss(cmdport+Data, info, 256);
  549. inb(cmdport+Status);
  550. if(DEBUG & DbgIDENTIFY){
  551. int i;
  552. uint16_t *sp;
  553. sp = (uint16_t*)info;
  554. for(i = 0; i < 256; i++){
  555. if(i && (i%16) == 0)
  556. print("\n");
  557. print(" %4.4uX", *sp);
  558. sp++;
  559. }
  560. print("\n");
  561. }
  562. return 0;
  563. }
  564. static Drive*
  565. atadrive(int cmdport, int ctlport, int dev)
  566. {
  567. Drive *drive;
  568. int as, i, pkt;
  569. uint8_t buf[512], *p;
  570. uint16_t iconfig, *sp;
  571. atadebug(0, 0, "identify: port 0x%uX dev 0x%2.2uX\n", cmdport, dev);
  572. pkt = 1;
  573. retry:
  574. as = ataidentify(cmdport, ctlport, dev, pkt, buf);
  575. if(as < 0)
  576. return nil;
  577. if(as & Err){
  578. if(pkt == 0)
  579. return nil;
  580. pkt = 0;
  581. goto retry;
  582. }
  583. if((drive = malloc(sizeof(Drive))) == nil)
  584. return nil;
  585. drive->dev = dev;
  586. memmove(drive->info, buf, sizeof(drive->info));
  587. drive->sense[0] = 0x70;
  588. drive->sense[7] = sizeof(drive->sense)-7;
  589. drive->inquiry[2] = 2;
  590. drive->inquiry[3] = 2;
  591. drive->inquiry[4] = sizeof(drive->inquiry)-4;
  592. p = &drive->inquiry[8];
  593. sp = &drive->info[Imodel];
  594. for(i = 0; i < 20; i++){
  595. *p++ = *sp>>8;
  596. *p++ = *sp++;
  597. }
  598. drive->secsize = 512;
  599. /*
  600. * Beware the CompactFlash Association feature set.
  601. * Now, why this value in Iconfig just walks all over the bit
  602. * definitions used in the other parts of the ATA/ATAPI standards
  603. * is a mystery and a sign of true stupidity on someone's part.
  604. * Anyway, the standard says if this value is 0x848A then it's
  605. * CompactFlash and it's NOT a packet device.
  606. */
  607. iconfig = drive->info[Iconfig];
  608. if(iconfig != 0x848A && (iconfig & 0xC000) == 0x8000){
  609. if(iconfig & 0x01)
  610. drive->pkt = 16;
  611. else
  612. drive->pkt = 12;
  613. }
  614. else{
  615. if(drive->info[Ivalid] & 0x0001){
  616. drive->c = drive->info[Iccyl];
  617. drive->h = drive->info[Ichead];
  618. drive->s = drive->info[Icsec];
  619. }
  620. else{
  621. drive->c = drive->info[Ilcyl];
  622. drive->h = drive->info[Ilhead];
  623. drive->s = drive->info[Ilsec];
  624. }
  625. if(drive->info[Icapabilities] & Mlba){
  626. if(drive->info[Icsfs+1] & Maddr48){
  627. drive->sectors = drive->info[Ilba48]
  628. | (drive->info[Ilba48+1]<<16)
  629. | ((int64_t)drive->info[Ilba48+2]<<32);
  630. drive->flags |= Lba48;
  631. }
  632. else{
  633. drive->sectors = (drive->info[Ilba+1]<<16)
  634. |drive->info[Ilba];
  635. }
  636. drive->dev |= Lba;
  637. }
  638. else
  639. drive->sectors = drive->c*drive->h*drive->s;
  640. atarwmmode(drive, cmdport, ctlport, dev);
  641. }
  642. atadmamode(drive);
  643. if(DEBUG & DbgCONFIG){
  644. print("dev %2.2uX port %uX config %4.4uX capabilities %4.4uX",
  645. dev, cmdport, iconfig, drive->info[Icapabilities]);
  646. print(" mwdma %4.4uX", drive->info[Imwdma]);
  647. if(drive->info[Ivalid] & 0x04)
  648. print(" udma %4.4uX", drive->info[Iudma]);
  649. print(" dma %8.8uX rwm %ud", drive->dma, drive->rwm);
  650. if(drive->flags&Lba48)
  651. print("\tLLBA sectors %lld", drive->sectors);
  652. print("\n");
  653. }
  654. return drive;
  655. }
  656. static void
  657. atasrst(int ctlport)
  658. {
  659. /*
  660. * Srst is a big stick and may cause problems if further
  661. * commands are tried before the drives become ready again.
  662. * Also, there will be problems here if overlapped commands
  663. * are ever supported.
  664. */
  665. microdelay(5);
  666. outb(ctlport+Dc, Srst);
  667. microdelay(5);
  668. outb(ctlport+Dc, 0);
  669. microdelay(2*1000);
  670. }
  671. static SDev*
  672. ataprobe(int cmdport, int ctlport, int irq)
  673. {
  674. Ctlr* ctlr;
  675. SDev *sdev;
  676. Drive *drive;
  677. int dev, error, rhi, rlo;
  678. static int nonlegacy = 'C';
  679. if(cmdport == 0) {
  680. print("ataprobe: cmdport is 0\n");
  681. return nil;
  682. }
  683. if(ioalloc(cmdport, 8, 0, "atacmd") < 0) {
  684. print("ataprobe: Cannot allocate %X\n", cmdport);
  685. return nil;
  686. }
  687. if(ioalloc(ctlport+As, 1, 0, "atactl") < 0){
  688. print("ataprobe: Cannot allocate %X\n", ctlport + As);
  689. iofree(cmdport);
  690. return nil;
  691. }
  692. /*
  693. * Try to detect a floating bus.
  694. * Bsy should be cleared. If not, see if the cylinder registers
  695. * are read/write capable.
  696. * If the master fails, try the slave to catch slave-only
  697. * configurations.
  698. * There's no need to restore the tested registers as they will
  699. * be reset on any detected drives by the Cedd command.
  700. * All this indicates is that there is at least one drive on the
  701. * controller; when the non-existent drive is selected in a
  702. * single-drive configuration the registers of the existing drive
  703. * are often seen, only command execution fails.
  704. */
  705. dev = Dev0;
  706. if(inb(ctlport+As) & Bsy){
  707. outb(cmdport+Dh, dev);
  708. microdelay(1);
  709. trydev1:
  710. atadebug(cmdport, ctlport, "ataprobe bsy");
  711. outb(cmdport+Cyllo, 0xAA);
  712. outb(cmdport+Cylhi, 0x55);
  713. outb(cmdport+Sector, 0xFF);
  714. rlo = inb(cmdport+Cyllo);
  715. rhi = inb(cmdport+Cylhi);
  716. if(rlo != 0xAA && (rlo == 0xFF || rhi != 0x55)){
  717. if(dev == Dev1){
  718. release:
  719. iofree(cmdport);
  720. iofree(ctlport+As);
  721. return nil;
  722. }
  723. dev = Dev1;
  724. if(ataready(cmdport, ctlport, dev, Bsy, 0, 20*1000) < 0)
  725. goto trydev1;
  726. }
  727. }
  728. /*
  729. * Disable interrupts on any detected controllers.
  730. */
  731. outb(ctlport+Dc, Nien);
  732. tryedd1:
  733. if(ataready(cmdport, ctlport, dev, Bsy|Drq, 0, 105*1000) < 0){
  734. /*
  735. * There's something there, but it didn't come up clean,
  736. * so try hitting it with a big stick. The timing here is
  737. * wrong but this is a last-ditch effort and it sometimes
  738. * gets some marginal hardware back online.
  739. */
  740. atasrst(ctlport);
  741. if(ataready(cmdport, ctlport, dev, Bsy|Drq, 0, 106*1000) < 0)
  742. goto release;
  743. }
  744. /*
  745. * Can only get here if controller is not busy.
  746. * If there are drives Bsy will be set within 400nS,
  747. * must wait 2mS before testing Status.
  748. * Wait for the command to complete (6 seconds max).
  749. */
  750. outb(cmdport+Command, Cedd);
  751. delay(2);
  752. if(ataready(cmdport, ctlport, dev, Bsy|Drq, 0, 6*1000*1000) < 0)
  753. goto release;
  754. /*
  755. * If bit 0 of the error register is set then the selected drive
  756. * exists. This is enough to detect single-drive configurations.
  757. * However, if the master exists there is no way short of executing
  758. * a command to determine if a slave is present.
  759. * It appears possible to get here testing Dev0 although it doesn't
  760. * exist and the EDD won't take, so try again with Dev1.
  761. */
  762. error = inb(cmdport+Error);
  763. atadebug(cmdport, ctlport, "ataprobe: dev %uX", dev);
  764. if((error & ~0x80) != 0x01){
  765. if(dev == Dev1)
  766. goto release;
  767. dev = Dev1;
  768. goto tryedd1;
  769. }
  770. /*
  771. * At least one drive is known to exist, try to
  772. * identify it. If that fails, don't bother checking
  773. * any further.
  774. * If the one drive found is Dev0 and the EDD command
  775. * didn't indicate Dev1 doesn't exist, check for it.
  776. */
  777. if((drive = atadrive(cmdport, ctlport, dev)) == nil)
  778. goto release;
  779. if((ctlr = malloc(sizeof(Ctlr))) == nil){
  780. free(drive);
  781. goto release;
  782. }
  783. memset(ctlr, 0, sizeof(Ctlr));
  784. if((sdev = malloc(sizeof(SDev))) == nil){
  785. free(ctlr);
  786. free(drive);
  787. goto release;
  788. }
  789. memset(sdev, 0, sizeof(SDev));
  790. drive->ctlr = ctlr;
  791. if(dev == Dev0){
  792. ctlr->drive[0] = drive;
  793. if(!(error & 0x80)){
  794. /*
  795. * Always leave Dh pointing to a valid drive,
  796. * otherwise a subsequent call to ataready on
  797. * this controller may try to test a bogus Status.
  798. * Ataprobe is the only place possibly invalid
  799. * drives should be selected.
  800. */
  801. drive = atadrive(cmdport, ctlport, Dev1);
  802. if(drive != nil){
  803. drive->ctlr = ctlr;
  804. ctlr->drive[1] = drive;
  805. }
  806. else{
  807. outb(cmdport+Dh, Dev0);
  808. microdelay(1);
  809. }
  810. }
  811. }
  812. else
  813. ctlr->drive[1] = drive;
  814. ctlr->cmdport = cmdport;
  815. ctlr->ctlport = ctlport;
  816. ctlr->irq = irq;
  817. ctlr->tbdf = BUSUNKNOWN;
  818. ctlr->command = Cedd; /* debugging */
  819. switch(cmdport){
  820. default:
  821. sdev->idno = nonlegacy;
  822. break;
  823. case 0x1F0:
  824. sdev->idno = 'C';
  825. nonlegacy = 'E';
  826. break;
  827. case 0x170:
  828. sdev->idno = 'D';
  829. nonlegacy = 'E';
  830. break;
  831. }
  832. sdev->ifc = &sdataifc;
  833. sdev->ctlr = ctlr;
  834. sdev->nunit = 2;
  835. ctlr->sdev = sdev;
  836. return sdev;
  837. }
  838. static void
  839. ataclear(SDev *sdev)
  840. {
  841. Ctlr* ctlr;
  842. ctlr = sdev->ctlr;
  843. iofree(ctlr->cmdport);
  844. iofree(ctlr->ctlport + As);
  845. if (ctlr->drive[0])
  846. free(ctlr->drive[0]);
  847. if (ctlr->drive[1])
  848. free(ctlr->drive[1]);
  849. if (sdev->name)
  850. free(sdev->name);
  851. if (sdev->unitflg)
  852. free(sdev->unitflg);
  853. if (sdev->unit)
  854. free(sdev->unit);
  855. free(ctlr);
  856. free(sdev);
  857. }
  858. static char *
  859. atastat(SDev *sdev, char *p, char *e)
  860. {
  861. Ctlr *ctlr = sdev->ctlr;
  862. return seprint(p, e, "%s ata port %X ctl %X irq %d "
  863. "intr-ok %lud intr-busy %lud intr-nil-drive %lud\n",
  864. sdev->name, ctlr->cmdport, ctlr->ctlport, ctlr->irq,
  865. ctlr->intok, ctlr->intbusy, ctlr->intnil);
  866. }
  867. static SDev*
  868. ataprobew(DevConf *cf)
  869. {
  870. //char *p;
  871. ISAConf isa;
  872. if (cf->nports != 2)
  873. error(Ebadarg);
  874. memset(&isa, 0, sizeof isa);
  875. isa.port = cf->ports[0].port;
  876. isa.irq = cf->intnum;
  877. //if((p=strchr(cf->type, '/')) == nil || pcmspecial(p+1, &isa) < 0)
  878. // error("cannot find controller");
  879. return ataprobe(cf->ports[0].port, cf->ports[1].port, cf->intnum);
  880. }
  881. /*
  882. * These are duplicated with sdsetsense, etc., in devsd.c, but
  883. * those assume that the disk is not SCSI while in fact here
  884. * ata drives are not SCSI but ATAPI ones kind of are.
  885. */
  886. static int
  887. atasetsense(Drive* drive, int status, int key, int asc, int ascq)
  888. {
  889. drive->sense[2] = key;
  890. drive->sense[12] = asc;
  891. drive->sense[13] = ascq;
  892. return status;
  893. }
  894. static int
  895. atamodesense(Drive* drive, uint8_t* cmd)
  896. {
  897. int len;
  898. /*
  899. * Fake a vendor-specific request with page code 0,
  900. * return the drive info.
  901. */
  902. if((cmd[2] & 0x3F) != 0 && (cmd[2] & 0x3F) != 0x3F)
  903. return atasetsense(drive, SDcheck, 0x05, 0x24, 0);
  904. len = (cmd[7]<<8)|cmd[8];
  905. if(len == 0)
  906. return SDok;
  907. if(len < 8+sizeof(drive->info))
  908. return atasetsense(drive, SDcheck, 0x05, 0x1A, 0);
  909. if(drive->data == nil || drive->dlen < len)
  910. return atasetsense(drive, SDcheck, 0x05, 0x20, 1);
  911. memset(drive->data, 0, 8);
  912. drive->data[0] = sizeof(drive->info)>>8;
  913. drive->data[1] = (uint8_t)sizeof(drive->info);
  914. memmove(drive->data+8, drive->info, sizeof(drive->info));
  915. drive->data += 8+sizeof(drive->info);
  916. return SDok;
  917. }
  918. static int
  919. atastandby(Drive* drive, int period)
  920. {
  921. Proc *up = externup();
  922. Ctlr* ctlr;
  923. int cmdport, done;
  924. ctlr = drive->ctlr;
  925. drive->command = Cstandby;
  926. qlock(&ctlr->ql);
  927. cmdport = ctlr->cmdport;
  928. ilock(&ctlr->l);
  929. outb(cmdport+Count, period);
  930. outb(cmdport+Dh, drive->dev);
  931. ctlr->done = 0;
  932. ctlr->curdrive = drive;
  933. ctlr->command = Cstandby; /* debugging */
  934. outb(cmdport+Command, Cstandby);
  935. iunlock(&ctlr->l);
  936. while(waserror())
  937. ;
  938. tsleep(&ctlr->_rendez, atadone, ctlr, 60*1000);
  939. poperror();
  940. done = ctlr->done;
  941. qunlock(&ctlr->ql);
  942. if(!done || (drive->status & Err))
  943. return atasetsense(drive, SDcheck, 4, 8, drive->error);
  944. return SDok;
  945. }
  946. static void
  947. atanop(Drive* drive, int subcommand)
  948. {
  949. Ctlr* ctlr;
  950. int as, cmdport, ctlport, timeo;
  951. /*
  952. * Attempt to abort a command by using NOP.
  953. * In response, the drive is supposed to set Abrt
  954. * in the Error register, set (Drdy|Err) in Status
  955. * and clear Bsy when done. However, some drives
  956. * (e.g. ATAPI Zip) just go Bsy then clear Status
  957. * when done, hence the timeout loop only on Bsy
  958. * and the forced setting of drive->error.
  959. */
  960. ctlr = drive->ctlr;
  961. cmdport = ctlr->cmdport;
  962. outb(cmdport+Features, subcommand);
  963. outb(cmdport+Dh, drive->dev);
  964. ctlr->command = Cnop; /* debugging */
  965. outb(cmdport+Command, Cnop);
  966. microdelay(1);
  967. ctlport = ctlr->ctlport;
  968. for(timeo = 0; timeo < 1000; timeo++){
  969. as = inb(ctlport+As);
  970. if(!(as & Bsy))
  971. break;
  972. microdelay(1);
  973. }
  974. drive->error |= Abrt;
  975. }
  976. static void
  977. ataabort(Drive* drive, int dolock)
  978. {
  979. /*
  980. * If NOP is available (packet commands) use it otherwise
  981. * must try a software reset.
  982. */
  983. if(dolock)
  984. ilock(&drive->ctlr->l);
  985. if(drive->info[Icsfs] & Mnop)
  986. atanop(drive, 0);
  987. else{
  988. atasrst(drive->ctlr->ctlport);
  989. drive->error |= Abrt;
  990. }
  991. if(dolock)
  992. iunlock(&drive->ctlr->l);
  993. }
  994. static int
  995. atadmasetup(Drive* drive, int len)
  996. {
  997. Prd *prd;
  998. uint32_t pa;
  999. Ctlr *ctlr;
  1000. int bmiba, bmisx, count, i, span;
  1001. ctlr = drive->ctlr;
  1002. pa = PCIWADDR(drive->data);
  1003. if(pa & 0x03)
  1004. return -1;
  1005. /*
  1006. * Sometimes drives identify themselves as being DMA capable
  1007. * although they are not on a busmastering controller.
  1008. */
  1009. prd = ctlr->prdt;
  1010. if(prd == nil){
  1011. drive->dmactl = 0;
  1012. print("disabling dma: not on a busmastering controller\n");
  1013. return -1;
  1014. }
  1015. for(i = 0; len && i < Nprd; i++){
  1016. prd->pa = pa;
  1017. span = ROUNDUP(pa, ctlr->span);
  1018. if(span == pa)
  1019. span += ctlr->span;
  1020. count = span - pa;
  1021. if(count >= len){
  1022. prd->count = PrdEOT|len;
  1023. break;
  1024. }
  1025. prd->count = count;
  1026. len -= count;
  1027. pa += count;
  1028. prd++;
  1029. }
  1030. if(i == Nprd)
  1031. (prd-1)->count |= PrdEOT;
  1032. bmiba = ctlr->bmiba;
  1033. outl(bmiba+Bmidtpx, PCIWADDR(ctlr->prdt));
  1034. if(drive->write)
  1035. outb(ctlr->bmiba+Bmicx, 0);
  1036. else
  1037. outb(ctlr->bmiba+Bmicx, Rwcon);
  1038. bmisx = inb(bmiba+Bmisx);
  1039. outb(bmiba+Bmisx, bmisx|Ideints|Idedmae);
  1040. return 0;
  1041. }
  1042. static void
  1043. atadmastart(Ctlr* ctlr, int write)
  1044. {
  1045. if(write)
  1046. outb(ctlr->bmiba+Bmicx, Ssbm);
  1047. else
  1048. outb(ctlr->bmiba+Bmicx, Rwcon|Ssbm);
  1049. }
  1050. static int
  1051. atadmastop(Ctlr* ctlr)
  1052. {
  1053. int bmiba;
  1054. bmiba = ctlr->bmiba;
  1055. outb(bmiba+Bmicx, inb(bmiba+Bmicx) & ~Ssbm);
  1056. return inb(bmiba+Bmisx);
  1057. }
  1058. static void
  1059. atadmainterrupt(Drive* drive, int count)
  1060. {
  1061. Ctlr* ctlr;
  1062. int bmiba, bmisx;
  1063. ctlr = drive->ctlr;
  1064. bmiba = ctlr->bmiba;
  1065. bmisx = inb(bmiba+Bmisx);
  1066. switch(bmisx & (Ideints|Idedmae|Bmidea)){
  1067. case Bmidea:
  1068. /*
  1069. * Data transfer still in progress, nothing to do
  1070. * (this should never happen).
  1071. */
  1072. return;
  1073. case Ideints:
  1074. case Ideints|Bmidea:
  1075. /*
  1076. * Normal termination, tidy up.
  1077. */
  1078. drive->data += count;
  1079. break;
  1080. default:
  1081. /*
  1082. * What's left are error conditions (memory transfer
  1083. * problem) and the device is not done but the PRD is
  1084. * exhausted. For both cases must somehow tell the
  1085. * drive to abort.
  1086. */
  1087. ataabort(drive, 0);
  1088. break;
  1089. }
  1090. atadmastop(ctlr);
  1091. ctlr->done = 1;
  1092. }
  1093. static void
  1094. atapktinterrupt(Drive* drive)
  1095. {
  1096. Ctlr* ctlr;
  1097. int cmdport, len, sts;
  1098. ctlr = drive->ctlr;
  1099. cmdport = ctlr->cmdport;
  1100. sts = inb(cmdport+Ir) & (/*Rel|*/ Io|Cd);
  1101. /* a default case is impossible since all cases are enumerated */
  1102. switch(sts){
  1103. case Cd: /* write cmd */
  1104. outss(cmdport+Data, drive->pktcmd, drive->pkt/2);
  1105. break;
  1106. case 0: /* write data */
  1107. len = (inb(cmdport+Bytehi)<<8)|inb(cmdport+Bytelo);
  1108. if(drive->data+len > drive->limit){
  1109. atanop(drive, 0);
  1110. break;
  1111. }
  1112. outss(cmdport+Data, drive->data, len/2);
  1113. drive->data += len;
  1114. break;
  1115. case Io: /* read data */
  1116. len = (inb(cmdport+Bytehi)<<8)|inb(cmdport+Bytelo);
  1117. if(drive->data+len > drive->limit){
  1118. atanop(drive, 0);
  1119. break;
  1120. }
  1121. inss(cmdport+Data, drive->data, len/2);
  1122. drive->data += len;
  1123. break;
  1124. case Io|Cd: /* read cmd */
  1125. if(drive->pktdma)
  1126. atadmainterrupt(drive, drive->dlen);
  1127. else
  1128. ctlr->done = 1;
  1129. break;
  1130. }
  1131. if(sts & Cd)
  1132. drive->intcmd++;
  1133. if(sts & Io)
  1134. drive->intrd++;
  1135. else
  1136. drive->intwr++;
  1137. }
  1138. static int
  1139. atapktio(Drive* drive, uint8_t* cmd, int clen)
  1140. {
  1141. Proc *up = externup();
  1142. Ctlr *ctlr;
  1143. int as, cmdport, ctlport, len, r, timeo;
  1144. if(cmd[0] == 0x5A && (cmd[2] & 0x3F) == 0)
  1145. return atamodesense(drive, cmd);
  1146. r = SDok;
  1147. drive->command = Cpkt;
  1148. memmove(drive->pktcmd, cmd, clen);
  1149. memset(drive->pktcmd+clen, 0, drive->pkt-clen);
  1150. drive->limit = drive->data+drive->dlen;
  1151. ctlr = drive->ctlr;
  1152. cmdport = ctlr->cmdport;
  1153. ctlport = ctlr->ctlport;
  1154. qlock(&ctlr->ql);
  1155. as = ataready(cmdport, ctlport, drive->dev, Bsy|Drq, Drdy, 107*1000);
  1156. /* used to test as&Chk as failure too, but some CD readers use that for media change */
  1157. if(as < 0){
  1158. qunlock(&ctlr->ql);
  1159. return -1;
  1160. }
  1161. ilock(&ctlr->l);
  1162. if(drive->dlen && drive->dmactl && !atadmasetup(drive, drive->dlen))
  1163. drive->pktdma = Dma;
  1164. else
  1165. drive->pktdma = 0;
  1166. outb(cmdport+Features, drive->pktdma);
  1167. outb(cmdport+Count, 0);
  1168. outb(cmdport+Sector, 0);
  1169. len = 16*drive->secsize;
  1170. outb(cmdport+Bytelo, len);
  1171. outb(cmdport+Bytehi, len>>8);
  1172. outb(cmdport+Dh, drive->dev);
  1173. ctlr->done = 0;
  1174. ctlr->curdrive = drive;
  1175. ctlr->command = Cpkt; /* debugging */
  1176. if(drive->pktdma)
  1177. atadmastart(ctlr, drive->write);
  1178. outb(cmdport+Command, Cpkt);
  1179. if((drive->info[Iconfig] & Mdrq) != 0x0020){
  1180. microdelay(1);
  1181. as = ataready(cmdport, ctlport, 0, Bsy, Drq|Chk, 4*1000);
  1182. if(as < 0 || (as & (Bsy|Chk))){
  1183. drive->status = as<0 ? 0 : as;
  1184. ctlr->curdrive = nil;
  1185. ctlr->done = 1;
  1186. r = SDtimeout;
  1187. }else
  1188. atapktinterrupt(drive);
  1189. }
  1190. iunlock(&ctlr->l);
  1191. while(waserror())
  1192. ;
  1193. if(!drive->pktdma)
  1194. sleep(&ctlr->_rendez, atadone, ctlr);
  1195. else for(timeo = 0; !ctlr->done; timeo++){
  1196. tsleep(&ctlr->_rendez, atadone, ctlr, 1000);
  1197. if(ctlr->done)
  1198. break;
  1199. ilock(&ctlr->l);
  1200. atadmainterrupt(drive, 0);
  1201. if(!drive->error && timeo > 20){
  1202. ataabort(drive, 0);
  1203. atadmastop(ctlr);
  1204. drive->dmactl = 0;
  1205. drive->error |= Abrt;
  1206. }
  1207. if(drive->error){
  1208. drive->status |= Chk;
  1209. ctlr->curdrive = nil;
  1210. }
  1211. iunlock(&ctlr->l);
  1212. }
  1213. poperror();
  1214. qunlock(&ctlr->ql);
  1215. if(drive->status & Chk)
  1216. r = SDcheck;
  1217. return r;
  1218. }
  1219. static uint8_t cmd48[256] = {
  1220. [Crs] Crs48,
  1221. [Crd] Crd48,
  1222. [Crdq] Crdq48,
  1223. [Crsm] Crsm48,
  1224. [Cws] Cws48,
  1225. [Cwd] Cwd48,
  1226. [Cwdq] Cwdq48,
  1227. [Cwsm] Cwsm48,
  1228. };
  1229. static int
  1230. atageniostart(Drive* drive, uint64_t lba)
  1231. {
  1232. Ctlr *ctlr;
  1233. uint8_t cmd;
  1234. int as, c, cmdport, ctlport, h, len, s, use48;
  1235. use48 = 0;
  1236. if((drive->flags&Lba48always) || lba > Last28 || drive->count > 256){
  1237. if(!(drive->flags & Lba48))
  1238. return -1;
  1239. use48 = 1;
  1240. c = h = s = 0;
  1241. }
  1242. else if(drive->dev & Lba){
  1243. c = (lba>>8) & 0xFFFF;
  1244. h = (lba>>24) & 0x0F;
  1245. s = lba & 0xFF;
  1246. }
  1247. else{
  1248. c = lba/(drive->s*drive->h);
  1249. h = ((lba/drive->s) % drive->h);
  1250. s = (lba % drive->s) + 1;
  1251. }
  1252. ctlr = drive->ctlr;
  1253. cmdport = ctlr->cmdport;
  1254. ctlport = ctlr->ctlport;
  1255. if(ataready(cmdport, ctlport, drive->dev, Bsy|Drq, Drdy, 101*1000) < 0)
  1256. return -1;
  1257. ilock(&ctlr->l);
  1258. if(drive->dmactl && !atadmasetup(drive, drive->count*drive->secsize)){
  1259. if(drive->write)
  1260. drive->command = Cwd;
  1261. else
  1262. drive->command = Crd;
  1263. }
  1264. else if(drive->rwmctl){
  1265. drive->block = drive->rwm*drive->secsize;
  1266. if(drive->write)
  1267. drive->command = Cwsm;
  1268. else
  1269. drive->command = Crsm;
  1270. }
  1271. else{
  1272. drive->block = drive->secsize;
  1273. if(drive->write)
  1274. drive->command = Cws;
  1275. else
  1276. drive->command = Crs;
  1277. }
  1278. drive->limit = drive->data + drive->count*drive->secsize;
  1279. cmd = drive->command;
  1280. if(use48){
  1281. outb(cmdport+Count, drive->count>>8);
  1282. outb(cmdport+Count, drive->count);
  1283. outb(cmdport+Lbalo, lba>>24);
  1284. outb(cmdport+Lbalo, lba);
  1285. outb(cmdport+Lbamid, lba>>32);
  1286. outb(cmdport+Lbamid, lba>>8);
  1287. outb(cmdport+Lbahi, lba>>40);
  1288. outb(cmdport+Lbahi, lba>>16);
  1289. outb(cmdport+Dh, drive->dev|Lba);
  1290. cmd = cmd48[cmd];
  1291. if(DEBUG & Dbg48BIT)
  1292. print("using 48-bit commands\n");
  1293. }
  1294. else{
  1295. outb(cmdport+Count, drive->count);
  1296. outb(cmdport+Sector, s);
  1297. outb(cmdport+Cyllo, c);
  1298. outb(cmdport+Cylhi, c>>8);
  1299. outb(cmdport+Dh, drive->dev|h);
  1300. }
  1301. ctlr->done = 0;
  1302. ctlr->curdrive = drive;
  1303. ctlr->command = drive->command; /* debugging */
  1304. outb(cmdport+Command, cmd);
  1305. switch(drive->command){
  1306. case Cws:
  1307. case Cwsm:
  1308. microdelay(1);
  1309. /* 10*1000 for flash ide drives - maybe detect them? */
  1310. as = ataready(cmdport, ctlport, 0, Bsy, Drq|Err, 10*1000);
  1311. if(as < 0 || (as & Err)){
  1312. iunlock(&ctlr->l);
  1313. return -1;
  1314. }
  1315. len = drive->block;
  1316. if(drive->data+len > drive->limit)
  1317. len = drive->limit-drive->data;
  1318. outss(cmdport+Data, drive->data, len/2);
  1319. break;
  1320. case Crd:
  1321. case Cwd:
  1322. atadmastart(ctlr, drive->write);
  1323. break;
  1324. }
  1325. iunlock(&ctlr->l);
  1326. return 0;
  1327. }
  1328. static int
  1329. atagenioretry(Drive* drive)
  1330. {
  1331. if(drive->dmactl){
  1332. drive->dmactl = 0;
  1333. print("atagenioretry: disabling dma\n");
  1334. }
  1335. else if(drive->rwmctl)
  1336. drive->rwmctl = 0;
  1337. else
  1338. return atasetsense(drive, SDcheck, 4, 8, drive->error);
  1339. return SDretry;
  1340. }
  1341. static int
  1342. atagenio(Drive* drive, uint8_t* cmd, int clen)
  1343. {
  1344. Proc *up = externup();
  1345. uint8_t *p;
  1346. Ctlr *ctlr;
  1347. int64_t lba, len;
  1348. int count, maxio;
  1349. /*
  1350. * Map SCSI commands into ATA commands for discs.
  1351. * Fail any command with a LUN except INQUIRY which
  1352. * will return 'logical unit not supported'.
  1353. */
  1354. if((cmd[1]>>5) && cmd[0] != 0x12)
  1355. return atasetsense(drive, SDcheck, 0x05, 0x25, 0);
  1356. switch(cmd[0]){
  1357. default:
  1358. return atasetsense(drive, SDcheck, 0x05, 0x20, 0);
  1359. case 0x00: /* test unit ready */
  1360. return SDok;
  1361. case 0x03: /* request sense */
  1362. if(cmd[4] < sizeof(drive->sense))
  1363. len = cmd[4];
  1364. else
  1365. len = sizeof(drive->sense);
  1366. if(drive->data && drive->dlen >= len){
  1367. memmove(drive->data, drive->sense, len);
  1368. drive->data += len;
  1369. }
  1370. return SDok;
  1371. case 0x12: /* inquiry */
  1372. if(cmd[4] < sizeof(drive->inquiry))
  1373. len = cmd[4];
  1374. else
  1375. len = sizeof(drive->inquiry);
  1376. if(drive->data && drive->dlen >= len){
  1377. memmove(drive->data, drive->inquiry, len);
  1378. drive->data += len;
  1379. }
  1380. return SDok;
  1381. case 0x1B: /* start/stop unit */
  1382. /*
  1383. * NOP for now, can use the power management feature
  1384. * set later.
  1385. */
  1386. return SDok;
  1387. case 0x25: /* read capacity */
  1388. if((cmd[1] & 0x01) || cmd[2] || cmd[3])
  1389. return atasetsense(drive, SDcheck, 0x05, 0x24, 0);
  1390. if(drive->data == nil || drive->dlen < 8)
  1391. return atasetsense(drive, SDcheck, 0x05, 0x20, 1);
  1392. /*
  1393. * Read capacity returns the LBA of the last sector.
  1394. */
  1395. len = drive->sectors-1;
  1396. p = drive->data;
  1397. *p++ = len>>24;
  1398. *p++ = len>>16;
  1399. *p++ = len>>8;
  1400. *p++ = len;
  1401. len = drive->secsize;
  1402. *p++ = len>>24;
  1403. *p++ = len>>16;
  1404. *p++ = len>>8;
  1405. *p = len;
  1406. drive->data += 8;
  1407. return SDok;
  1408. case 0x9E: /* long read capacity */
  1409. if((cmd[1] & 0x01) || cmd[2] || cmd[3])
  1410. return atasetsense(drive, SDcheck, 0x05, 0x24, 0);
  1411. if(drive->data == nil || drive->dlen < 8)
  1412. return atasetsense(drive, SDcheck, 0x05, 0x20, 1);
  1413. /*
  1414. * Read capacity returns the LBA of the last sector.
  1415. */
  1416. len = drive->sectors-1;
  1417. p = drive->data;
  1418. *p++ = len>>56;
  1419. *p++ = len>>48;
  1420. *p++ = len>>40;
  1421. *p++ = len>>32;
  1422. *p++ = len>>24;
  1423. *p++ = len>>16;
  1424. *p++ = len>>8;
  1425. *p++ = len;
  1426. len = drive->secsize;
  1427. *p++ = len>>24;
  1428. *p++ = len>>16;
  1429. *p++ = len>>8;
  1430. *p = len;
  1431. drive->data += 12;
  1432. return SDok;
  1433. case 0x28: /* read (10) */
  1434. case 0x88: /* long read (16) */
  1435. case 0x2a: /* write (10) */
  1436. case 0x8a: /* long write (16) */
  1437. case 0x2e: /* write and verify (10) */
  1438. break;
  1439. case 0x5A:
  1440. return atamodesense(drive, cmd);
  1441. }
  1442. ctlr = drive->ctlr;
  1443. if(clen == 16){
  1444. /* ata commands only go to 48-bit lba */
  1445. if(cmd[2] || cmd[3])
  1446. return atasetsense(drive, SDcheck, 3, 0xc, 2);
  1447. lba = (uint64_t)cmd[4]<<40 | (uint64_t)cmd[5]<<32;
  1448. lba |= cmd[6]<<24 | cmd[7]<<16 | cmd[8]<<8 | cmd[9];
  1449. count = cmd[10]<<24 | cmd[11]<<16 | cmd[12]<<8 | cmd[13];
  1450. }else{
  1451. lba = cmd[2]<<24 | cmd[3]<<16 | cmd[4]<<8 | cmd[5];
  1452. count = cmd[7]<<8 | cmd[8];
  1453. }
  1454. if(drive->data == nil)
  1455. return SDok;
  1456. if(drive->dlen < count*drive->secsize)
  1457. count = drive->dlen/drive->secsize;
  1458. qlock(&ctlr->ql);
  1459. if(ctlr->maxio)
  1460. maxio = ctlr->maxio;
  1461. else if(drive->flags & Lba48)
  1462. maxio = 65536;
  1463. else
  1464. maxio = 256;
  1465. while(count){
  1466. if(count > maxio)
  1467. drive->count = maxio;
  1468. else
  1469. drive->count = count;
  1470. if(atageniostart(drive, lba)){
  1471. ilock(&ctlr->l);
  1472. atanop(drive, 0);
  1473. iunlock(&ctlr->l);
  1474. qunlock(&ctlr->ql);
  1475. return atagenioretry(drive);
  1476. }
  1477. while(waserror())
  1478. ;
  1479. tsleep(&ctlr->_rendez, atadone, ctlr, 60*1000);
  1480. poperror();
  1481. if(!ctlr->done){
  1482. /*
  1483. * What should the above timeout be? In
  1484. * standby and sleep modes it could take as
  1485. * long as 30 seconds for a drive to respond.
  1486. * Very hard to get out of this cleanly.
  1487. */
  1488. atadumpstate(drive, cmd, lba, count);
  1489. ataabort(drive, 1);
  1490. qunlock(&ctlr->ql);
  1491. return atagenioretry(drive);
  1492. }
  1493. if(drive->status & Err){
  1494. qunlock(&ctlr->ql);
  1495. return atasetsense(drive, SDcheck, 4, 8, drive->error);
  1496. }
  1497. count -= drive->count;
  1498. lba += drive->count;
  1499. }
  1500. qunlock(&ctlr->ql);
  1501. return SDok;
  1502. }
  1503. static int
  1504. atario(SDreq* r)
  1505. {
  1506. Ctlr *ctlr;
  1507. Drive *drive;
  1508. SDunit *unit;
  1509. uint8_t cmd10[10], *cmdp, *p;
  1510. int clen, reqstatus, status;
  1511. unit = r->unit;
  1512. if((ctlr = unit->dev->ctlr) == nil || ctlr->drive[unit->subno] == nil){
  1513. r->status = SDtimeout;
  1514. return SDtimeout;
  1515. }
  1516. drive = ctlr->drive[unit->subno];
  1517. /*
  1518. * Most SCSI commands can be passed unchanged except for
  1519. * the padding on the end. The few which require munging
  1520. * are not used internally. Mode select/sense(6) could be
  1521. * converted to the 10-byte form but it's not worth the
  1522. * effort. Read/write(6) are easy.
  1523. */
  1524. switch(r->cmd[0]){
  1525. case 0x08: /* read */
  1526. case 0x0A: /* write */
  1527. cmdp = cmd10;
  1528. memset(cmdp, 0, sizeof(cmd10));
  1529. cmdp[0] = r->cmd[0]|0x20;
  1530. cmdp[1] = r->cmd[1] & 0xE0;
  1531. cmdp[5] = r->cmd[3];
  1532. cmdp[4] = r->cmd[2];
  1533. cmdp[3] = r->cmd[1] & 0x0F;
  1534. cmdp[8] = r->cmd[4];
  1535. clen = sizeof(cmd10);
  1536. break;
  1537. default:
  1538. cmdp = r->cmd;
  1539. clen = r->clen;
  1540. break;
  1541. }
  1542. qlock(&drive->ql);
  1543. retry:
  1544. drive->write = r->write;
  1545. drive->data = r->data;
  1546. drive->dlen = r->dlen;
  1547. drive->status = 0;
  1548. drive->error = 0;
  1549. if(drive->pkt)
  1550. status = atapktio(drive, cmdp, clen);
  1551. else
  1552. status = atagenio(drive, cmdp, clen);
  1553. if(status == SDretry){
  1554. if(DbgDEBUG)
  1555. print("%s: retry: dma %8.8uX rwm %4.4uX\n",
  1556. unit->SDperm.name, drive->dmactl, drive->rwmctl);
  1557. goto retry;
  1558. }
  1559. if(status == SDok){
  1560. atasetsense(drive, SDok, 0, 0, 0);
  1561. if(drive->data){
  1562. p = r->data;
  1563. r->rlen = drive->data - p;
  1564. }
  1565. else
  1566. r->rlen = 0;
  1567. }
  1568. else if(status == SDcheck && !(r->flags & SDnosense)){
  1569. drive->write = 0;
  1570. memset(cmd10, 0, sizeof(cmd10));
  1571. cmd10[0] = 0x03;
  1572. cmd10[1] = r->lun<<5;
  1573. cmd10[4] = sizeof(r->sense)-1;
  1574. drive->data = r->sense;
  1575. drive->dlen = sizeof(r->sense)-1;
  1576. drive->status = 0;
  1577. drive->error = 0;
  1578. if(drive->pkt)
  1579. reqstatus = atapktio(drive, cmd10, 6);
  1580. else
  1581. reqstatus = atagenio(drive, cmd10, 6);
  1582. if(reqstatus == SDok){
  1583. r->flags |= SDvalidsense;
  1584. atasetsense(drive, SDok, 0, 0, 0);
  1585. }
  1586. }
  1587. qunlock(&drive->ql);
  1588. r->status = status;
  1589. if(status != SDok)
  1590. return status;
  1591. /*
  1592. * Fix up any results.
  1593. * Many ATAPI CD-ROMs ignore the LUN field completely and
  1594. * return valid INQUIRY data. Patch the response to indicate
  1595. * 'logical unit not supported' if the LUN is non-zero.
  1596. */
  1597. switch(cmdp[0]){
  1598. case 0x12: /* inquiry */
  1599. if((p = r->data) == nil)
  1600. break;
  1601. if((cmdp[1]>>5) && (!drive->pkt || (p[0] & 0x1F) == 0x05))
  1602. p[0] = 0x7F;
  1603. /*FALLTHROUGH*/
  1604. default:
  1605. break;
  1606. }
  1607. return SDok;
  1608. }
  1609. /* interrupt ack hack for intel ich controllers */
  1610. static void
  1611. ichirqack(Ctlr *ctlr)
  1612. {
  1613. int bmiba;
  1614. bmiba = ctlr->bmiba;
  1615. if(bmiba)
  1616. outb(bmiba+Bmisx, inb(bmiba+Bmisx));
  1617. }
  1618. static void
  1619. atainterrupt(Ureg *ureg, void* arg)
  1620. {
  1621. Ctlr *ctlr;
  1622. Drive *drive;
  1623. int cmdport, len, status;
  1624. ctlr = arg;
  1625. ilock(&ctlr->l);
  1626. if(inb(ctlr->ctlport+As) & Bsy){
  1627. ctlr->intbusy++;
  1628. iunlock(&ctlr->l);
  1629. if(DEBUG & DbgBsy)
  1630. print("IBsy+");
  1631. return;
  1632. }
  1633. cmdport = ctlr->cmdport;
  1634. status = inb(cmdport+Status);
  1635. if((drive = ctlr->curdrive) == nil){
  1636. ctlr->intnil++;
  1637. if(ctlr->irqack != nil)
  1638. ctlr->irqack(ctlr);
  1639. iunlock(&ctlr->l);
  1640. if((DEBUG & DbgINL) && ctlr->command != Cedd)
  1641. print("Inil%2.2uX+", ctlr->command);
  1642. return;
  1643. }
  1644. ctlr->intok++;
  1645. if(status & Err)
  1646. drive->error = inb(cmdport+Error);
  1647. else switch(drive->command){
  1648. default:
  1649. drive->error = Abrt;
  1650. break;
  1651. case Crs:
  1652. case Crsm:
  1653. drive->intrd++;
  1654. if(!(status & Drq)){
  1655. drive->error = Abrt;
  1656. break;
  1657. }
  1658. len = drive->block;
  1659. if(drive->data+len > drive->limit)
  1660. len = drive->limit-drive->data;
  1661. inss(cmdport+Data, drive->data, len/2);
  1662. drive->data += len;
  1663. if(drive->data >= drive->limit)
  1664. ctlr->done = 1;
  1665. break;
  1666. case Cws:
  1667. case Cwsm:
  1668. drive->intwr++;
  1669. len = drive->block;
  1670. if(drive->data+len > drive->limit)
  1671. len = drive->limit-drive->data;
  1672. drive->data += len;
  1673. if(drive->data >= drive->limit){
  1674. ctlr->done = 1;
  1675. break;
  1676. }
  1677. if(!(status & Drq)){
  1678. drive->error = Abrt;
  1679. break;
  1680. }
  1681. len = drive->block;
  1682. if(drive->data+len > drive->limit)
  1683. len = drive->limit-drive->data;
  1684. outss(cmdport+Data, drive->data, len/2);
  1685. break;
  1686. case Cpkt:
  1687. atapktinterrupt(drive);
  1688. break;
  1689. case Crd:
  1690. drive->intrd++;
  1691. /* fall through */
  1692. case Cwd:
  1693. if (drive->command == Cwd)
  1694. drive->intwr++;
  1695. atadmainterrupt(drive, drive->count*drive->secsize);
  1696. break;
  1697. case Cstandby:
  1698. ctlr->done = 1;
  1699. break;
  1700. }
  1701. if(ctlr->irqack != nil)
  1702. ctlr->irqack(ctlr);
  1703. iunlock(&ctlr->l);
  1704. if(drive->error){
  1705. status |= Err;
  1706. ctlr->done = 1;
  1707. }
  1708. if(ctlr->done){
  1709. ctlr->curdrive = nil;
  1710. drive->status = status;
  1711. wakeup(&ctlr->_rendez);
  1712. }
  1713. }
  1714. static SDev*
  1715. atapnp(void)
  1716. {
  1717. Ctlr *ctlr;
  1718. Pcidev *p;
  1719. SDev *legacy[2], *sdev, *head, *tail;
  1720. int channel, ispc87415, maxio, pi, r, span;
  1721. void (*irqack)(Ctlr*);
  1722. irqack = nil;
  1723. legacy[0] = legacy[1] = head = tail = nil;
  1724. if(sdev = ataprobe(0x1F0, 0x3F4, IrqATA0)){
  1725. head = tail = sdev;
  1726. legacy[0] = sdev;
  1727. }
  1728. if(sdev = ataprobe(0x170, 0x374, IrqATA1)){
  1729. if(head != nil)
  1730. tail->next = sdev;
  1731. else
  1732. head = sdev;
  1733. tail = sdev;
  1734. legacy[1] = sdev;
  1735. }
  1736. p = nil;
  1737. while(p = pcimatch(p, 0, 0)){
  1738. /*
  1739. * Look for devices with the correct class and sub-class
  1740. * code and known device and vendor ID; add native-mode
  1741. * channels to the list to be probed, save info for the
  1742. * compatibility mode channels.
  1743. * Note that the legacy devices should not be considered
  1744. * PCI devices by the interrupt controller.
  1745. * For both native and legacy, save info for busmastering
  1746. * if capable.
  1747. * Promise Ultra ATA/66 (PDC20262) appears to
  1748. * 1) give a sub-class of 'other mass storage controller'
  1749. * instead of 'IDE controller', regardless of whether it's
  1750. * the only controller or not;
  1751. * 2) put 0 in the programming interface byte (probably
  1752. * as a consequence of 1) above).
  1753. * Sub-class code 0x04 is 'RAID controller', e.g. VIA VT8237.
  1754. */
  1755. if(p->ccrb != 0x01)
  1756. continue;
  1757. if(p->ccru != 0x01 && p->ccru != 0x04 && p->ccru != 0x80)
  1758. continue;
  1759. pi = p->ccrp;
  1760. ispc87415 = 0;
  1761. maxio = 0;
  1762. span = BMspan;
  1763. switch((p->did<<16)|p->vid){
  1764. default:
  1765. continue;
  1766. case (0x0002<<16)|0x100B: /* NS PC87415 */
  1767. /*
  1768. * Disable interrupts on both channels until
  1769. * after they are probed for drives.
  1770. * This must be called before interrupts are
  1771. * enabled because the IRQ may be shared.
  1772. */
  1773. ispc87415 = 1;
  1774. pcicfgw32(p, 0x40, 0x00000300);
  1775. break;
  1776. case (0x1000<<16)|0x1042: /* PC-Tech RZ1000 */
  1777. /*
  1778. * Turn off prefetch. Overkill, but cheap.
  1779. */
  1780. r = pcicfgr32(p, 0x40);
  1781. r &= ~0x2000;
  1782. pcicfgw32(p, 0x40, r);
  1783. break;
  1784. case (0x4379<<16)|0x1002: /* ATI SB400 SATA*/
  1785. case (0x437a<<16)|0x1002: /* ATI SB400 SATA */
  1786. case (0x439c<<16)|0x1002: /* ATI 439c SATA*/
  1787. case (0x3373<<16)|0x105A: /* Promise 20378 RAID */
  1788. case (0x4D30<<16)|0x105A: /* Promise PDC202xx */
  1789. case (0x4D38<<16)|0x105A: /* Promise PDC20262 */
  1790. case (0x4D68<<16)|0x105A: /* Promise PDC20268 */
  1791. case (0x4D69<<16)|0x105A: /* Promise Ultra/133 TX2 */
  1792. case (0x3112<<16)|0x1095: /* SiI 3112 SATA/RAID */
  1793. case (0x3149<<16)|0x1106: /* VIA VT8237 SATA/RAID */
  1794. maxio = 15;
  1795. span = 8*1024;
  1796. /*FALLTHROUGH*/
  1797. case (0x0680<<16)|0x1095: /* SiI 0680/680A PATA133 ATAPI/RAID */
  1798. case (0x3114<<16)|0x1095: /* SiI 3114 SATA/RAID */
  1799. pi = 0x85;
  1800. break;
  1801. case (0x0004<<16)|0x1103: /* HighPoint HPT366 */
  1802. pi = 0x85;
  1803. /*
  1804. * Turn off fast interrupt prediction.
  1805. */
  1806. if((r = pcicfgr8(p, 0x51)) & 0x80)
  1807. pcicfgw8(p, 0x51, r & ~0x80);
  1808. if((r = pcicfgr8(p, 0x55)) & 0x80)
  1809. pcicfgw8(p, 0x55, r & ~0x80);
  1810. break;
  1811. case (0x0640<<16)|0x1095: /* CMD 640B */
  1812. /*
  1813. * Bugfix code here...
  1814. */
  1815. break;
  1816. case (0x7441<<16)|0x1022: /* AMD 768 */
  1817. /*
  1818. * Set:
  1819. * 0x41 prefetch, postwrite;
  1820. * 0x43 FIFO configuration 1/2 and 1/2;
  1821. * 0x44 status register read retry;
  1822. * 0x46 DMA read and end of sector flush.
  1823. */
  1824. r = pcicfgr8(p, 0x41);
  1825. pcicfgw8(p, 0x41, r|0xF0);
  1826. r = pcicfgr8(p, 0x43);
  1827. pcicfgw8(p, 0x43, (r & 0x90)|0x2A);
  1828. r = pcicfgr8(p, 0x44);
  1829. pcicfgw8(p, 0x44, r|0x08);
  1830. r = pcicfgr8(p, 0x46);
  1831. pcicfgw8(p, 0x46, (r & 0x0C)|0xF0);
  1832. /*FALLTHROUGH*/
  1833. case (0x7401<<16)|0x1022: /* AMD 755 Cobra */
  1834. case (0x7409<<16)|0x1022: /* AMD 756 Viper */
  1835. case (0x7410<<16)|0x1022: /* AMD 766 Viper Plus */
  1836. case (0x7469<<16)|0x1022: /* AMD 3111 */
  1837. /*
  1838. * This can probably be lumped in with the 768 above.
  1839. */
  1840. /*FALLTHROUGH*/
  1841. case (0x209A<<16)|0x1022: /* AMD CS5536 */
  1842. case (0x01BC<<16)|0x10DE: /* nVidia nForce1 */
  1843. case (0x0065<<16)|0x10DE: /* nVidia nForce2 */
  1844. case (0x0085<<16)|0x10DE: /* nVidia nForce2 MCP */
  1845. case (0x00E3<<16)|0x10DE: /* nVidia nForce2 250 SATA */
  1846. case (0x00D5<<16)|0x10DE: /* nVidia nForce3 */
  1847. case (0x00E5<<16)|0x10DE: /* nVidia nForce3 Pro */
  1848. case (0x00EE<<16)|0x10DE: /* nVidia nForce3 250 SATA */
  1849. case (0x0035<<16)|0x10DE: /* nVidia nForce3 MCP */
  1850. case (0x0053<<16)|0x10DE: /* nVidia nForce4 */
  1851. case (0x0054<<16)|0x10DE: /* nVidia nForce4 SATA */
  1852. case (0x0055<<16)|0x10DE: /* nVidia nForce4 SATA */
  1853. case (0x0266<<16)|0x10DE: /* nVidia nForce4 430 SATA */
  1854. case (0x0267<<16)|0x10DE: /* nVidia nForce 55 MCP SATA */
  1855. case (0x03EC<<16)|0x10DE: /* nVidia nForce 61 MCP SATA */
  1856. case (0x0448<<16)|0x10DE: /* nVidia nForce 65 MCP SATA */
  1857. case (0x0560<<16)|0x10DE: /* nVidia nForce 69 MCP SATA */
  1858. /*
  1859. * Ditto, although it may have a different base
  1860. * address for the registers (0x50?).
  1861. */
  1862. /*FALLTHROUGH*/
  1863. case (0x4376<<16)|0x1002: /* ATI SB400 PATA */
  1864. case (0x438c<<16)|0x1002: /* ATI SB600 PATA */
  1865. break;
  1866. case (0x0211<<16)|0x1166: /* ServerWorks IB6566 */
  1867. {
  1868. Pcidev *sb;
  1869. sb = pcimatch(nil, 0x1166, 0x0200);
  1870. if(sb == nil)
  1871. break;
  1872. r = pcicfgr32(sb, 0x64);
  1873. r &= ~0x2000;
  1874. pcicfgw32(sb, 0x64, r);
  1875. }
  1876. span = 32*1024;
  1877. break;
  1878. case (0x0502<<17)|0x100B: /* NS SC1100/SCx200 */
  1879. case (0x5229<<16)|0x10B9: /* ALi M1543 */
  1880. case (0x5288<<16)|0x10B9: /* ALi M5288 SATA */
  1881. case (0x5513<<16)|0x1039: /* SiS 962 */
  1882. case (0x0646<<16)|0x1095: /* CMD 646 */
  1883. case (0x0571<<16)|0x1106: /* VIA 82C686 */
  1884. case (0x2363<<16)|0x197b: /* JMicron SATA */
  1885. break; /* TODO: verify that this should be here; wasn't in original patch */
  1886. case (0x1230<<16)|0x8086: /* 82371FB (PIIX) */
  1887. case (0x7010<<16)|0x8086: /* 82371SB (PIIX3) */
  1888. case (0x7111<<16)|0x8086: /* 82371[AE]B (PIIX4[E]) */
  1889. case (0x2411<<16)|0x8086: /* 82801AA (ICH) */
  1890. case (0x2421<<16)|0x8086: /* 82801AB (ICH0) */
  1891. case (0x244A<<16)|0x8086: /* 82801BA (ICH2, Mobile) */
  1892. case (0x244B<<16)|0x8086: /* 82801BA (ICH2, High-End) */
  1893. case (0x248A<<16)|0x8086: /* 82801CA (ICH3, Mobile) */
  1894. case (0x248B<<16)|0x8086: /* 82801CA (ICH3, High-End) */
  1895. case (0x24CA<<16)|0x8086: /* 82801DBM (ICH4, Mobile) */
  1896. case (0x24CB<<16)|0x8086: /* 82801DB (ICH4, High-End) */
  1897. case (0x24D1<<16)|0x8086: /* 82801EB/ER (ICH5 High-End) */
  1898. case (0x24DB<<16)|0x8086: /* 82801EB (ICH5) */
  1899. case (0x25A3<<16)|0x8086: /* 6300ESB (E7210) */
  1900. case (0x2653<<16)|0x8086: /* 82801FBM (ICH6M) */
  1901. case (0x266F<<16)|0x8086: /* 82801FB (ICH6) */
  1902. case (0x27DF<<16)|0x8086: /* 82801G SATA (ICH7) */
  1903. case (0x27C0<<16)|0x8086: /* 82801GB SATA AHCI (ICH7) */
  1904. // case (0x27C4<<16)|0x8086: /* 82801GBM SATA (ICH7) */
  1905. case (0x27C5<<16)|0x8086: /* 82801GBM SATA AHCI (ICH7) */
  1906. case (0x2920<<16)|0x8086: /* 82801(IB)/IR/IH/IO SATA IDE (ICH9) */
  1907. case (0x3a20<<16)|0x8086: /* 82801JI (ICH10) */
  1908. case (0x3a26<<16)|0x8086: /* 82801JI (ICH10) */
  1909. irqack = ichirqack;
  1910. break;
  1911. }
  1912. for(channel = 0; channel < 2; channel++){
  1913. if(pi & (1<<(2*channel))){
  1914. sdev = ataprobe(p->mem[0+2*channel].bar & ~0x01,
  1915. p->mem[1+2*channel].bar & ~0x01,
  1916. p->intl);
  1917. if(sdev == nil)
  1918. continue;
  1919. ctlr = sdev->ctlr;
  1920. if(ispc87415) {
  1921. ctlr->ienable = pc87415ienable;
  1922. print("pc87415disable: not yet implemented\n");
  1923. }
  1924. if(head != nil)
  1925. tail->next = sdev;
  1926. else
  1927. head = sdev;
  1928. tail = sdev;
  1929. ctlr->tbdf = p->tbdf;
  1930. }
  1931. else if((sdev = legacy[channel]) == nil)
  1932. continue;
  1933. else
  1934. ctlr = sdev->ctlr;
  1935. ctlr->pcidev = p;
  1936. ctlr->maxio = maxio;
  1937. ctlr->span = span;
  1938. ctlr->irqack = irqack;
  1939. if(!(pi & 0x80))
  1940. continue;
  1941. ctlr->bmiba = (p->mem[4].bar & ~0x01) + channel*8;
  1942. }
  1943. }
  1944. /*
  1945. if(0){
  1946. int port;
  1947. ISAConf isa;
  1948. / *
  1949. * Hack for PCMCIA drives.
  1950. * This will be tidied once we figure out how the whole
  1951. * removeable device thing is going to work.
  1952. * /
  1953. memset(&isa, 0, sizeof(isa));
  1954. isa.port = 0x180; / * change this for your machine * /
  1955. isa.irq = 11; / * change this for your machine * /
  1956. port = isa.port+0x0C;
  1957. channel = pcmspecial("MK2001MPL", &isa);
  1958. if(channel == -1)
  1959. channel = pcmspecial("SunDisk", &isa);
  1960. if(channel == -1){
  1961. isa.irq = 10;
  1962. channel = pcmspecial("CF", &isa);
  1963. }
  1964. if(channel == -1){
  1965. isa.irq = 10;
  1966. channel = pcmspecial("OLYMPUS", &isa);
  1967. }
  1968. if(channel == -1){
  1969. port = isa.port+0x204;
  1970. channel = pcmspecial("ATA/ATAPI", &isa);
  1971. }
  1972. if(channel >= 0 && (sdev = ataprobe(isa.port, port, isa.irq)) != nil){
  1973. if(head != nil)
  1974. tail->next = sdev;
  1975. else
  1976. head = sdev;
  1977. }
  1978. }
  1979. */
  1980. return head;
  1981. }
  1982. static SDev*
  1983. atalegacy(int port, int irq)
  1984. {
  1985. return ataprobe(port, port+0x204, irq);
  1986. }
  1987. static int
  1988. ataenable(SDev* sdev)
  1989. {
  1990. Ctlr *ctlr;
  1991. char name[32];
  1992. ctlr = sdev->ctlr;
  1993. if(ctlr->bmiba){
  1994. #define ALIGN (4 * 1024)
  1995. if(ctlr->pcidev != nil)
  1996. pcisetbme(ctlr->pcidev);
  1997. ctlr->prdt = mallocalign(Nprd*sizeof(Prd), 4, 0, 4*1024);
  1998. if(ctlr->prdt == nil)
  1999. error(Enomem);
  2000. }
  2001. snprint(name, sizeof(name), "%s (%s)", sdev->name, sdev->ifc->name);
  2002. intrenable(ctlr->irq, atainterrupt, ctlr, ctlr->tbdf, name);
  2003. outb(ctlr->ctlport+Dc, 0);
  2004. if(ctlr->ienable)
  2005. ctlr->ienable(ctlr);
  2006. return 1;
  2007. }
  2008. static int
  2009. atadisable(SDev *sdev)
  2010. {
  2011. Ctlr *ctlr;
  2012. char name[32];
  2013. ctlr = sdev->ctlr;
  2014. outb(ctlr->ctlport+Dc, Nien); /* disable interrupts */
  2015. if (ctlr->idisable)
  2016. ctlr->idisable(ctlr);
  2017. snprint(name, sizeof(name), "%s (%s)", sdev->name, sdev->ifc->name);
  2018. intrdisable(ctlr->vector);
  2019. if (ctlr->bmiba) {
  2020. if (ctlr->pcidev)
  2021. pciclrbme(ctlr->pcidev);
  2022. free(ctlr->prdt);
  2023. }
  2024. return 0;
  2025. }
  2026. static int
  2027. atarctl(SDunit* unit, char* p, int l)
  2028. {
  2029. int n;
  2030. Ctlr *ctlr;
  2031. Drive *drive;
  2032. if((ctlr = unit->dev->ctlr) == nil || ctlr->drive[unit->subno] == nil)
  2033. return 0;
  2034. drive = ctlr->drive[unit->subno];
  2035. qlock(&drive->ql);
  2036. n = snprint(p, l, "config %4.4uX capabilities %4.4uX",
  2037. drive->info[Iconfig], drive->info[Icapabilities]);
  2038. if(drive->dma)
  2039. n += snprint(p+n, l-n, " dma %8.8uX dmactl %8.8uX",
  2040. drive->dma, drive->dmactl);
  2041. if(drive->rwm)
  2042. n += snprint(p+n, l-n, " rwm %ud rwmctl %ud",
  2043. drive->rwm, drive->rwmctl);
  2044. if(drive->flags&Lba48)
  2045. n += snprint(p+n, l-n, " lba48always %s",
  2046. (drive->flags&Lba48always) ? "on" : "off");
  2047. n += snprint(p+n, l-n, "\n");
  2048. n += snprint(p+n, l-n, "interrupts read %lud write %lud cmds %lud\n",
  2049. drive->intrd, drive->intwr, drive->intcmd);
  2050. if(drive->sectors){
  2051. n += snprint(p+n, l-n, "geometry %lld %d",
  2052. drive->sectors, drive->secsize);
  2053. if(drive->pkt == 0)
  2054. n += snprint(p+n, l-n, " %d %d %d",
  2055. drive->c, drive->h, drive->s);
  2056. n += snprint(p+n, l-n, "\n");
  2057. }
  2058. qunlock(&drive->ql);
  2059. return n;
  2060. }
  2061. static int
  2062. atawctl(SDunit* unit, Cmdbuf* cb)
  2063. {
  2064. Proc *up = externup();
  2065. int period;
  2066. Ctlr *ctlr;
  2067. Drive *drive;
  2068. if((ctlr = unit->dev->ctlr) == nil || ctlr->drive[unit->subno] == nil)
  2069. return 0;
  2070. drive = ctlr->drive[unit->subno];
  2071. qlock(&drive->ql);
  2072. if(waserror()){
  2073. qunlock(&drive->ql);
  2074. nexterror();
  2075. }
  2076. /*
  2077. * Dma and rwm control is passive at the moment,
  2078. * i.e. it is assumed that the hardware is set up
  2079. * correctly already either by the BIOS or when
  2080. * the drive was initially identified.
  2081. */
  2082. if(strcmp(cb->f[0], "dma") == 0){
  2083. if(cb->nf != 2 || drive->dma == 0)
  2084. error(Ebadctl);
  2085. if(strcmp(cb->f[1], "on") == 0)
  2086. drive->dmactl = drive->dma;
  2087. else if(strcmp(cb->f[1], "off") == 0)
  2088. drive->dmactl = 0;
  2089. else
  2090. error(Ebadctl);
  2091. }
  2092. else if(strcmp(cb->f[0], "rwm") == 0){
  2093. if(cb->nf != 2 || drive->rwm == 0)
  2094. error(Ebadctl);
  2095. if(strcmp(cb->f[1], "on") == 0)
  2096. drive->rwmctl = drive->rwm;
  2097. else if(strcmp(cb->f[1], "off") == 0)
  2098. drive->rwmctl = 0;
  2099. else
  2100. error(Ebadctl);
  2101. }
  2102. else if(strcmp(cb->f[0], "standby") == 0){
  2103. switch(cb->nf){
  2104. default:
  2105. error(Ebadctl);
  2106. case 2:
  2107. period = strtol(cb->f[1], 0, 0);
  2108. if(period && (period < 30 || period > 240*5))
  2109. error(Ebadctl);
  2110. period /= 5;
  2111. break;
  2112. }
  2113. if(atastandby(drive, period) != SDok)
  2114. error(Ebadctl);
  2115. }
  2116. else if(strcmp(cb->f[0], "lba48always") == 0){
  2117. if(cb->nf != 2 || !(drive->flags&Lba48))
  2118. error(Ebadctl);
  2119. if(strcmp(cb->f[1], "on") == 0)
  2120. drive->flags |= Lba48always;
  2121. else if(strcmp(cb->f[1], "off") == 0)
  2122. drive->flags &= ~Lba48always;
  2123. else
  2124. error(Ebadctl);
  2125. }
  2126. else
  2127. error(Ebadctl);
  2128. qunlock(&drive->ql);
  2129. poperror();
  2130. return 0;
  2131. }
  2132. SDifc sdataifc = {
  2133. "ata", /* name */
  2134. atapnp, /* pnp */
  2135. atalegacy, /* legacy */
  2136. ataenable, /* enable */
  2137. atadisable, /* disable */
  2138. scsiverify, /* verify */
  2139. scsionline, /* online */
  2140. atario, /* rio */
  2141. atarctl, /* rctl */
  2142. atawctl, /* wctl */
  2143. scsibio, /* bio */
  2144. ataprobew, /* probe */
  2145. ataclear, /* clear */
  2146. atastat, /* rtopctl */
  2147. nil, /* wtopctl */
  2148. };