ether8139.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853
  1. /*
  2. * Realtek 8139 (but not the 8129).
  3. * Error recovery for the various over/under -flow conditions
  4. * may need work.
  5. */
  6. #include "u.h"
  7. #include "../port/lib.h"
  8. #include "mem.h"
  9. #include "dat.h"
  10. #include "fns.h"
  11. #include "io.h"
  12. #include "../port/error.h"
  13. #include "../port/netif.h"
  14. #include "etherif.h"
  15. enum { /* registers */
  16. Idr0 = 0x0000, /* MAC address */
  17. Mar0 = 0x0008, /* Multicast address */
  18. Tsd0 = 0x0010, /* Transmit Status Descriptor0 */
  19. Tsad0 = 0x0020, /* Transmit Start Address Descriptor0 */
  20. Rbstart = 0x0030, /* Receive Buffer Start Address */
  21. Erbcr = 0x0034, /* Early Receive Byte Count */
  22. Ersr = 0x0036, /* Early Receive Status */
  23. Cr = 0x0037, /* Command Register */
  24. Capr = 0x0038, /* Current Address of Packet Read */
  25. Cbr = 0x003A, /* Current Buffer Address */
  26. Imr = 0x003C, /* Interrupt Mask */
  27. Isr = 0x003E, /* Interrupt Status */
  28. Tcr = 0x0040, /* Transmit Configuration */
  29. Rcr = 0x0044, /* Receive Configuration */
  30. Tctr = 0x0048, /* Timer Count */
  31. Mpc = 0x004C, /* Missed Packet Counter */
  32. Cr9346 = 0x0050, /* 9346 Command Register */
  33. Config0 = 0x0051, /* Configuration Register 0 */
  34. Config1 = 0x0052, /* Configuration Register 1 */
  35. TimerInt = 0x0054, /* Timer Interrupt */
  36. Msr = 0x0058, /* Media Status */
  37. Config3 = 0x0059, /* Configuration Register 3 */
  38. Config4 = 0x005A, /* Configuration Register 4 */
  39. Mulint = 0x005C, /* Multiple Interrupt Select */
  40. RerID = 0x005E, /* PCI Revision ID */
  41. Tsad = 0x0060, /* Transmit Status of all Descriptors */
  42. Bmcr = 0x0062, /* Basic Mode Control */
  43. Bmsr = 0x0064, /* Basic Mode Status */
  44. Anar = 0x0066, /* Auto-Negotiation Advertisment */
  45. Anlpar = 0x0068, /* Auto-Negotiation Link Partner */
  46. Aner = 0x006A, /* Auto-Negotiation Expansion */
  47. Dis = 0x006C, /* Disconnect Counter */
  48. Fcsc = 0x006E, /* False Carrier Sense Counter */
  49. Nwaytr = 0x0070, /* N-way Test */
  50. Rec = 0x0072, /* RX_ER Counter */
  51. Cscr = 0x0074, /* CS Configuration */
  52. Phy1parm = 0x0078, /* PHY Parameter 1 */
  53. Twparm = 0x007C, /* Twister Parameter */
  54. Phy2parm = 0x0080, /* PHY Parameter 2 */
  55. };
  56. enum { /* Cr */
  57. Bufe = 0x01, /* Rx Buffer Empty */
  58. Te = 0x04, /* Transmitter Enable */
  59. Re = 0x08, /* Receiver Enable */
  60. Rst = 0x10, /* Software Reset */
  61. };
  62. enum { /* Imr/Isr */
  63. Rok = 0x0001, /* Receive OK */
  64. Rer = 0x0002, /* Receive Error */
  65. Tok = 0x0004, /* Transmit OK */
  66. Ter = 0x0008, /* Transmit Error */
  67. Rxovw = 0x0010, /* Receive Buffer Overflow */
  68. PunLc = 0x0020, /* Packet Underrun or Link Change */
  69. Fovw = 0x0040, /* Receive FIFO Overflow */
  70. Clc = 0x2000, /* Cable Length Change */
  71. Timerbit = 0x4000, /* Timer */
  72. Serr = 0x8000, /* System Error */
  73. };
  74. enum { /* Tcr */
  75. Clrabt = 0x00000001, /* Clear Abort */
  76. TxrrSHIFT = 4, /* Transmit Retry Count */
  77. TxrrMASK = 0x000000F0,
  78. MtxdmaSHIFT = 8, /* Max. DMA Burst Size */
  79. MtxdmaMASK = 0x00000700,
  80. Mtxdma2048 = 0x00000700,
  81. Acrc = 0x00010000, /* Append CRC (not) */
  82. LbkSHIFT = 17, /* Loopback Test */
  83. LbkMASK = 0x00060000,
  84. Rtl8139ArevG = 0x00800000, /* RTL8139A Rev. G ID */
  85. IfgSHIFT = 24, /* Interframe Gap */
  86. IfgMASK = 0x03000000,
  87. HwveridSHIFT = 26, /* Hardware Version ID */
  88. HwveridMASK = 0x7C000000,
  89. };
  90. enum { /* Rcr */
  91. Aap = 0x00000001, /* Accept All Packets */
  92. Apm = 0x00000002, /* Accept Physical Match */
  93. Am = 0x00000004, /* Accept Multicast */
  94. Ab = 0x00000008, /* Accept Broadcast */
  95. Ar = 0x00000010, /* Accept Runt */
  96. Aer = 0x00000020, /* Accept Error */
  97. Sel9356 = 0x00000040, /* 9356 EEPROM used */
  98. Wrap = 0x00000080, /* Rx Buffer Wrap Control */
  99. MrxdmaSHIFT = 8, /* Max. DMA Burst Size */
  100. MrxdmaMASK = 0x00000700,
  101. Mrxdmaunlimited = 0x00000700,
  102. RblenSHIFT = 11, /* Receive Buffer Length */
  103. RblenMASK = 0x00001800,
  104. Rblen8K = 0x00000000, /* 8KB+16 */
  105. Rblen16K = 0x00000800, /* 16KB+16 */
  106. Rblen32K = 0x00001000, /* 32KB+16 */
  107. Rblen64K = 0x00001800, /* 64KB+16 */
  108. RxfthSHIFT = 13, /* Receive Buffer Length */
  109. RxfthMASK = 0x0000E000,
  110. Rxfth256 = 0x00008000,
  111. Rxfthnone = 0x0000E000,
  112. Rer8 = 0x00010000, /* Accept Error Packets > 8 bytes */
  113. MulERINT = 0x00020000, /* Multiple Early Interrupt Select */
  114. ErxthSHIFT = 24, /* Early Rx Threshold */
  115. ErxthMASK = 0x0F000000,
  116. Erxthnone = 0x00000000,
  117. };
  118. enum { /* Received Packet Status */
  119. Rcok = 0x0001, /* Receive Completed OK */
  120. Fae = 0x0002, /* Frame Alignment Error */
  121. Crc = 0x0004, /* CRC Error */
  122. Long = 0x0008, /* Long Packet */
  123. Runt = 0x0010, /* Runt Packet Received */
  124. Ise = 0x0020, /* Invalid Symbol Error */
  125. Bar = 0x2000, /* Broadcast Address Received */
  126. Pam = 0x4000, /* Physical Address Matched */
  127. Mar = 0x8000, /* Multicast Address Received */
  128. };
  129. enum { /* Media Status Register */
  130. Rxpf = 0x01, /* Pause Flag */
  131. Txpf = 0x02, /* Pause Flag */
  132. Linkb = 0x04, /* Inverse of Link Status */
  133. Speed10 = 0x08, /* 10Mbps */
  134. Auxstatus = 0x10, /* Aux. Power Present Status */
  135. Rxfce = 0x40, /* Receive Flow Control Enable */
  136. Txfce = 0x80, /* Transmit Flow Control Enable */
  137. };
  138. typedef struct Td Td;
  139. struct Td { /* Soft Transmit Descriptor */
  140. int tsd;
  141. int tsad;
  142. uchar* data;
  143. Block* bp;
  144. };
  145. enum { /* Tsd0 */
  146. SizeSHIFT = 0, /* Descriptor Size */
  147. SizeMASK = 0x00001FFF,
  148. Own = 0x00002000,
  149. Tun = 0x00004000, /* Transmit FIFO Underrun */
  150. Tcok = 0x00008000, /* Transmit COmpleted OK */
  151. EtxthSHIFT = 16, /* Early Tx Threshold */
  152. EtxthMASK = 0x001F0000,
  153. NccSHIFT = 24, /* Number of Collisions Count */
  154. NccMASK = 0x0F000000,
  155. Cdh = 0x10000000, /* CD Heartbeat */
  156. Owc = 0x20000000, /* Out of Window Collision */
  157. Tabt = 0x40000000, /* Transmit Abort */
  158. Crs = 0x80000000, /* Carrier Sense Lost */
  159. };
  160. enum {
  161. Rblen = Rblen64K, /* Receive Buffer Length */
  162. Ntd = 4, /* Number of Transmit Descriptors */
  163. Tdbsz = ROUNDUP(sizeof(Etherpkt), 4),
  164. };
  165. typedef struct Ctlr Ctlr;
  166. typedef struct Ctlr {
  167. int port;
  168. Pcidev* pcidev;
  169. Ctlr* next;
  170. int active;
  171. int id;
  172. QLock alock; /* attach */
  173. Lock ilock; /* init */
  174. void* alloc; /* base of per-Ctlr allocated data */
  175. int pcie; /* flag: pci-express device? */
  176. uvlong mchash; /* multicast hash */
  177. int rcr; /* receive configuration register */
  178. uchar* rbstart; /* receive buffer */
  179. int rblen; /* receive buffer length */
  180. int ierrs; /* receive errors */
  181. Lock tlock; /* transmit */
  182. Td td[Ntd];
  183. int ntd; /* descriptors active */
  184. int tdh; /* host index into td */
  185. int tdi; /* interface index into td */
  186. int etxth; /* early transmit threshold */
  187. int taligned; /* packet required no alignment */
  188. int tunaligned; /* packet required alignment */
  189. int dis; /* disconnect counter */
  190. int fcsc; /* false carrier sense counter */
  191. int rec; /* RX_ER counter */
  192. uint mcast;
  193. } Ctlr;
  194. static Ctlr* ctlrhead;
  195. static Ctlr* ctlrtail;
  196. #define csr8r(c, r) (inb((c)->port+(r)))
  197. #define csr16r(c, r) (ins((c)->port+(r)))
  198. #define csr32r(c, r) (inl((c)->port+(r)))
  199. #define csr8w(c, r, b) (outb((c)->port+(r), (int)(b)))
  200. #define csr16w(c, r, w) (outs((c)->port+(r), (ushort)(w)))
  201. #define csr32w(c, r, l) (outl((c)->port+(r), (ulong)(l)))
  202. static void
  203. rtl8139promiscuous(void* arg, int on)
  204. {
  205. Ether *edev;
  206. Ctlr * ctlr;
  207. edev = arg;
  208. ctlr = edev->ctlr;
  209. ilock(&ctlr->ilock);
  210. if(on)
  211. ctlr->rcr |= Aap;
  212. else
  213. ctlr->rcr &= ~Aap;
  214. csr32w(ctlr, Rcr, ctlr->rcr);
  215. iunlock(&ctlr->ilock);
  216. }
  217. enum {
  218. /* everyone else uses 0x04c11db7, but they both produce the same crc */
  219. Etherpolybe = 0x04c11db6,
  220. Bytemask = (1<<8) - 1,
  221. };
  222. static ulong
  223. ethercrcbe(uchar *addr, long len)
  224. {
  225. int i, j;
  226. ulong c, crc, carry;
  227. crc = ~0UL;
  228. for (i = 0; i < len; i++) {
  229. c = addr[i];
  230. for (j = 0; j < 8; j++) {
  231. carry = ((crc & (1UL << 31))? 1: 0) ^ (c & 1);
  232. crc <<= 1;
  233. c >>= 1;
  234. if (carry)
  235. crc = (crc ^ Etherpolybe) | carry;
  236. }
  237. }
  238. return crc;
  239. }
  240. static ulong
  241. swabl(ulong l)
  242. {
  243. return l>>24 | (l>>8) & (Bytemask<<8) |
  244. (l<<8) & (Bytemask<<16) | l<<24;
  245. }
  246. static void
  247. rtl8139multicast(void* ether, uchar *eaddr, int add)
  248. {
  249. Ether *edev;
  250. Ctlr *ctlr;
  251. if (!add)
  252. return; /* ok to keep receiving on old mcast addrs */
  253. edev = ether;
  254. ctlr = edev->ctlr;
  255. ilock(&ctlr->ilock);
  256. ctlr->mchash |= 1ULL << (ethercrcbe(eaddr, Eaddrlen) >> 26);
  257. ctlr->rcr |= Am;
  258. csr32w(ctlr, Rcr, ctlr->rcr);
  259. /* pci-e variants reverse the order of the hash byte registers */
  260. if (0 && ctlr->pcie) {
  261. csr32w(ctlr, Mar0, swabl(ctlr->mchash>>32));
  262. csr32w(ctlr, Mar0+4, swabl(ctlr->mchash));
  263. } else {
  264. csr32w(ctlr, Mar0, ctlr->mchash);
  265. csr32w(ctlr, Mar0+4, ctlr->mchash>>32);
  266. }
  267. iunlock(&ctlr->ilock);
  268. }
  269. static long
  270. rtl8139ifstat(Ether* edev, void* a, long n, ulong offset)
  271. {
  272. int l;
  273. char *p;
  274. Ctlr *ctlr;
  275. ctlr = edev->ctlr;
  276. p = malloc(READSTR);
  277. if(p == nil)
  278. error(Enomem);
  279. l = snprint(p, READSTR, "rcr %#8.8ux\n", ctlr->rcr);
  280. l += snprint(p+l, READSTR-l, "multicast %ud\n", ctlr->mcast);
  281. l += snprint(p+l, READSTR-l, "ierrs %d\n", ctlr->ierrs);
  282. l += snprint(p+l, READSTR-l, "etxth %d\n", ctlr->etxth);
  283. l += snprint(p+l, READSTR-l, "taligned %d\n", ctlr->taligned);
  284. l += snprint(p+l, READSTR-l, "tunaligned %d\n", ctlr->tunaligned);
  285. ctlr->dis += csr16r(ctlr, Dis);
  286. l += snprint(p+l, READSTR-l, "dis %d\n", ctlr->dis);
  287. ctlr->fcsc += csr16r(ctlr, Fcsc);
  288. l += snprint(p+l, READSTR-l, "fcscnt %d\n", ctlr->fcsc);
  289. ctlr->rec += csr16r(ctlr, Rec);
  290. l += snprint(p+l, READSTR-l, "rec %d\n", ctlr->rec);
  291. l += snprint(p+l, READSTR-l, "Tcr %#8.8lux\n", csr32r(ctlr, Tcr));
  292. l += snprint(p+l, READSTR-l, "Config0 %#2.2ux\n", csr8r(ctlr, Config0));
  293. l += snprint(p+l, READSTR-l, "Config1 %#2.2ux\n", csr8r(ctlr, Config1));
  294. l += snprint(p+l, READSTR-l, "Msr %#2.2ux\n", csr8r(ctlr, Msr));
  295. l += snprint(p+l, READSTR-l, "Config3 %#2.2ux\n", csr8r(ctlr, Config3));
  296. l += snprint(p+l, READSTR-l, "Config4 %#2.2ux\n", csr8r(ctlr, Config4));
  297. l += snprint(p+l, READSTR-l, "Bmcr %#4.4ux\n", csr16r(ctlr, Bmcr));
  298. l += snprint(p+l, READSTR-l, "Bmsr %#4.4ux\n", csr16r(ctlr, Bmsr));
  299. l += snprint(p+l, READSTR-l, "Anar %#4.4ux\n", csr16r(ctlr, Anar));
  300. l += snprint(p+l, READSTR-l, "Anlpar %#4.4ux\n", csr16r(ctlr, Anlpar));
  301. l += snprint(p+l, READSTR-l, "Aner %#4.4ux\n", csr16r(ctlr, Aner));
  302. l += snprint(p+l, READSTR-l, "Nwaytr %#4.4ux\n", csr16r(ctlr, Nwaytr));
  303. snprint(p+l, READSTR-l, "Cscr %#4.4ux\n", csr16r(ctlr, Cscr));
  304. n = readstr(offset, a, n, p);
  305. free(p);
  306. return n;
  307. }
  308. static int
  309. rtl8139reset(Ctlr* ctlr)
  310. {
  311. int timeo;
  312. /*
  313. * Soft reset the controller.
  314. */
  315. csr8w(ctlr, Cr, Rst);
  316. for(timeo = 0; timeo < 1000; timeo++){
  317. if(!(csr8r(ctlr, Cr) & Rst))
  318. return 0;
  319. delay(1);
  320. }
  321. return -1;
  322. }
  323. static void
  324. rtl8139halt(Ctlr* ctlr)
  325. {
  326. int i;
  327. csr8w(ctlr, Cr, 0);
  328. csr16w(ctlr, Imr, 0);
  329. csr16w(ctlr, Isr, ~0);
  330. for(i = 0; i < Ntd; i++){
  331. if(ctlr->td[i].bp == nil)
  332. continue;
  333. freeb(ctlr->td[i].bp);
  334. ctlr->td[i].bp = nil;
  335. }
  336. }
  337. static void
  338. rtl8139shutdown(Ether *edev)
  339. {
  340. Ctlr *ctlr;
  341. ctlr = edev->ctlr;
  342. ilock(&ctlr->ilock);
  343. rtl8139halt(ctlr);
  344. rtl8139reset(ctlr);
  345. iunlock(&ctlr->ilock);
  346. }
  347. static void
  348. rtl8139init(Ether* edev)
  349. {
  350. int i;
  351. ulong r;
  352. Ctlr *ctlr;
  353. uchar *alloc;
  354. ctlr = edev->ctlr;
  355. ilock(&ctlr->ilock);
  356. rtl8139halt(ctlr);
  357. /*
  358. * MAC Address.
  359. */
  360. r = (edev->ea[3]<<24)|(edev->ea[2]<<16)|(edev->ea[1]<<8)|edev->ea[0];
  361. csr32w(ctlr, Idr0, r);
  362. r = (edev->ea[5]<<8)|edev->ea[4];
  363. csr32w(ctlr, Idr0+4, r);
  364. /*
  365. * Receiver
  366. */
  367. alloc = (uchar*)ROUNDUP((ulong)ctlr->alloc, 32);
  368. ctlr->rbstart = alloc;
  369. alloc += ctlr->rblen+16;
  370. memset(ctlr->rbstart, 0, ctlr->rblen+16);
  371. csr32w(ctlr, Rbstart, PCIWADDR(ctlr->rbstart));
  372. ctlr->rcr = Rxfth256|Rblen|Mrxdmaunlimited|Ab|Am|Apm;
  373. /*
  374. * Transmitter.
  375. */
  376. for(i = 0; i < Ntd; i++){
  377. ctlr->td[i].tsd = Tsd0+i*4;
  378. ctlr->td[i].tsad = Tsad0+i*4;
  379. ctlr->td[i].data = alloc;
  380. alloc += Tdbsz;
  381. ctlr->td[i].bp = nil;
  382. }
  383. ctlr->ntd = ctlr->tdh = ctlr->tdi = 0;
  384. ctlr->etxth = 128/32;
  385. /*
  386. * Interrupts.
  387. */
  388. csr32w(ctlr, TimerInt, 0);
  389. csr16w(ctlr, Imr, Serr|Timerbit|Fovw|PunLc|Rxovw|Ter|Tok|Rer|Rok);
  390. csr32w(ctlr, Mpc, 0);
  391. /*
  392. * Enable receiver/transmitter.
  393. * Need to enable before writing the Rcr or it won't take.
  394. */
  395. csr8w(ctlr, Cr, Te|Re);
  396. csr32w(ctlr, Tcr, Mtxdma2048);
  397. csr32w(ctlr, Rcr, ctlr->rcr);
  398. csr32w(ctlr, Mar0, 0);
  399. csr32w(ctlr, Mar0+4, 0);
  400. ctlr->mchash = 0;
  401. iunlock(&ctlr->ilock);
  402. }
  403. static void
  404. rtl8139attach(Ether* edev)
  405. {
  406. Ctlr *ctlr;
  407. ctlr = edev->ctlr;
  408. qlock(&ctlr->alock);
  409. if(ctlr->alloc == nil){
  410. ctlr->rblen = 1<<((Rblen>>RblenSHIFT)+13);
  411. ctlr->alloc = mallocz(ctlr->rblen+16 + Ntd*Tdbsz + 32, 0);
  412. if(ctlr->alloc == nil) {
  413. qunlock(&ctlr->alock);
  414. error(Enomem);
  415. }
  416. rtl8139init(edev);
  417. }
  418. qunlock(&ctlr->alock);
  419. }
  420. static void
  421. rtl8139txstart(Ether* edev)
  422. {
  423. Td *td;
  424. int size;
  425. Block *bp;
  426. Ctlr *ctlr;
  427. ctlr = edev->ctlr;
  428. while(ctlr->ntd < Ntd){
  429. bp = qget(edev->oq);
  430. if(bp == nil)
  431. break;
  432. size = BLEN(bp);
  433. td = &ctlr->td[ctlr->tdh];
  434. if(((int)bp->rp) & 0x03){
  435. memmove(td->data, bp->rp, size);
  436. freeb(bp);
  437. csr32w(ctlr, td->tsad, PCIWADDR(td->data));
  438. ctlr->tunaligned++;
  439. }
  440. else{
  441. td->bp = bp;
  442. csr32w(ctlr, td->tsad, PCIWADDR(bp->rp));
  443. ctlr->taligned++;
  444. }
  445. csr32w(ctlr, td->tsd, (ctlr->etxth<<EtxthSHIFT)|size);
  446. ctlr->ntd++;
  447. ctlr->tdh = NEXT(ctlr->tdh, Ntd);
  448. }
  449. }
  450. static void
  451. rtl8139transmit(Ether* edev)
  452. {
  453. Ctlr *ctlr;
  454. ctlr = edev->ctlr;
  455. ilock(&ctlr->tlock);
  456. rtl8139txstart(edev);
  457. iunlock(&ctlr->tlock);
  458. }
  459. static void
  460. rtl8139receive(Ether* edev)
  461. {
  462. Block *bp;
  463. Ctlr *ctlr;
  464. ushort capr;
  465. uchar cr, *p;
  466. int l, length, status;
  467. ctlr = edev->ctlr;
  468. /*
  469. * Capr is where the host is reading from,
  470. * Cbr is where the NIC is currently writing.
  471. */
  472. capr = (csr16r(ctlr, Capr)+16) % ctlr->rblen;
  473. while(!(csr8r(ctlr, Cr) & Bufe)){
  474. p = ctlr->rbstart+capr;
  475. /*
  476. * Apparently the packet length may be 0xFFF0 if
  477. * the NIC is still copying the packet into memory.
  478. */
  479. length = (*(p+3)<<8)|*(p+2);
  480. if(length == 0xFFF0)
  481. break;
  482. status = (*(p+1)<<8)|*p;
  483. if(!(status & Rcok)){
  484. if(status & (Ise|Fae))
  485. edev->frames++;
  486. if(status & Crc)
  487. edev->crcs++;
  488. if(status & (Runt|Long))
  489. edev->buffs++;
  490. /*
  491. * Reset the receiver.
  492. * Also may have to restore the multicast list
  493. * here too if it ever gets used.
  494. */
  495. cr = csr8r(ctlr, Cr);
  496. csr8w(ctlr, Cr, cr & ~Re);
  497. csr32w(ctlr, Rbstart, PCIWADDR(ctlr->rbstart));
  498. csr8w(ctlr, Cr, cr);
  499. csr32w(ctlr, Rcr, ctlr->rcr);
  500. continue;
  501. }
  502. /*
  503. * Receive Completed OK.
  504. * Very simplistic; there are ways this could be done
  505. * without copying, but the juice probably isn't worth
  506. * the squeeze.
  507. * The packet length includes a 4 byte CRC on the end.
  508. */
  509. capr = (capr+4) % ctlr->rblen;
  510. p = ctlr->rbstart+capr;
  511. capr = (capr+length) % ctlr->rblen;
  512. if(status & Mar)
  513. ctlr->mcast++;
  514. if((bp = iallocb(length)) != nil){
  515. if(p+length >= ctlr->rbstart+ctlr->rblen){
  516. l = ctlr->rbstart+ctlr->rblen - p;
  517. memmove(bp->wp, p, l);
  518. bp->wp += l;
  519. length -= l;
  520. p = ctlr->rbstart;
  521. }
  522. if(length > 0){
  523. memmove(bp->wp, p, length);
  524. bp->wp += length;
  525. }
  526. bp->wp -= 4;
  527. etheriq(edev, bp, 1);
  528. }
  529. capr = ROUNDUP(capr, 4);
  530. csr16w(ctlr, Capr, capr-16);
  531. }
  532. }
  533. static void
  534. rtl8139interrupt(Ureg*, void* arg)
  535. {
  536. Td *td;
  537. Ctlr *ctlr;
  538. Ether *edev;
  539. int isr, msr, tsd;
  540. edev = arg;
  541. ctlr = edev->ctlr;
  542. while((isr = csr16r(ctlr, Isr)) != 0){
  543. csr16w(ctlr, Isr, isr);
  544. if(isr & (Fovw|PunLc|Rxovw|Rer|Rok)){
  545. rtl8139receive(edev);
  546. if(!(isr & Rok))
  547. ctlr->ierrs++;
  548. isr &= ~(Fovw|Rxovw|Rer|Rok);
  549. }
  550. if(isr & (Ter|Tok)){
  551. ilock(&ctlr->tlock);
  552. while(ctlr->ntd){
  553. td = &ctlr->td[ctlr->tdi];
  554. tsd = csr32r(ctlr, td->tsd);
  555. if(!(tsd & (Tabt|Tun|Tcok)))
  556. break;
  557. if(!(tsd & Tcok)){
  558. if(tsd & Tun){
  559. if(ctlr->etxth < ETHERMAXTU/32)
  560. ctlr->etxth++;
  561. }
  562. edev->oerrs++;
  563. }
  564. if(td->bp != nil){
  565. freeb(td->bp);
  566. td->bp = nil;
  567. }
  568. ctlr->ntd--;
  569. ctlr->tdi = NEXT(ctlr->tdi, Ntd);
  570. }
  571. rtl8139txstart(edev);
  572. iunlock(&ctlr->tlock);
  573. isr &= ~(Ter|Tok);
  574. }
  575. if(isr & PunLc){
  576. /*
  577. * Maybe the link changed - do we care very much?
  578. */
  579. msr = csr8r(ctlr, Msr);
  580. if(!(msr & Linkb)){
  581. if(!(msr & Speed10) && edev->mbps != 100){
  582. edev->mbps = 100;
  583. qsetlimit(edev->oq, 256*1024);
  584. }
  585. else if((msr & Speed10) && edev->mbps != 10){
  586. edev->mbps = 10;
  587. qsetlimit(edev->oq, 65*1024);
  588. }
  589. }
  590. isr &= ~(Clc|PunLc);
  591. }
  592. /*
  593. * Only Serr|Timerbit should be left by now.
  594. * Should anything be done to tidy up? TimerInt isn't
  595. * used so that can be cleared. A PCI bus error is indicated
  596. * by Serr, that's pretty serious; is there anyhing to do
  597. * other than try to reinitialise the chip?
  598. */
  599. if((isr & (Serr|Timerbit)) != 0){
  600. iprint("rtl8139interrupt: imr %#4.4ux isr %#4.4ux\n",
  601. csr16r(ctlr, Imr), isr);
  602. if(isr & Timerbit)
  603. csr32w(ctlr, TimerInt, 0);
  604. if(isr & Serr)
  605. rtl8139init(edev);
  606. }
  607. }
  608. }
  609. static Ctlr*
  610. rtl8139match(Ether* edev, int id)
  611. {
  612. Pcidev *p;
  613. Ctlr *ctlr;
  614. int i, port;
  615. /*
  616. * Any adapter matches if no edev->port is supplied,
  617. * otherwise the ports must match.
  618. */
  619. for(ctlr = ctlrhead; ctlr != nil; ctlr = ctlr->next){
  620. if(ctlr->active)
  621. continue;
  622. p = ctlr->pcidev;
  623. if(((p->did<<16)|p->vid) != id)
  624. continue;
  625. port = p->mem[0].bar & ~0x01;
  626. if(edev->port != 0 && edev->port != port)
  627. continue;
  628. if(ioalloc(port, p->mem[0].size, 0, "rtl8139") < 0){
  629. print("rtl8139: port %#ux in use\n", port);
  630. continue;
  631. }
  632. if(pcigetpms(p) > 0){
  633. pcisetpms(p, 0);
  634. for(i = 0; i < 6; i++)
  635. pcicfgw32(p, PciBAR0+i*4, p->mem[i].bar);
  636. pcicfgw8(p, PciINTL, p->intl);
  637. pcicfgw8(p, PciLTR, p->ltr);
  638. pcicfgw8(p, PciCLS, p->cls);
  639. pcicfgw16(p, PciPCR, p->pcr);
  640. }
  641. ctlr->port = port;
  642. if(rtl8139reset(ctlr)) {
  643. iofree(port);
  644. continue;
  645. }
  646. pcisetbme(p);
  647. ctlr->active = 1;
  648. return ctlr;
  649. }
  650. return nil;
  651. }
  652. static struct {
  653. char* name;
  654. int id;
  655. } rtl8139pci[] = {
  656. { "rtl8139", (0x8139<<16)|0x10EC, }, /* generic */
  657. { "smc1211", (0x1211<<16)|0x1113, }, /* SMC EZ-Card */
  658. { "dfe-538tx", (0x1300<<16)|0x1186, }, /* D-Link DFE-538TX */
  659. { "dfe-560txd", (0x1340<<16)|0x1186, }, /* D-Link DFE-560TXD */
  660. { nil },
  661. };
  662. static int
  663. rtl8139pnp(Ether* edev)
  664. {
  665. int i, id;
  666. Pcidev *p;
  667. Ctlr *ctlr;
  668. uchar ea[Eaddrlen];
  669. /*
  670. * Make a list of all ethernet controllers
  671. * if not already done.
  672. */
  673. if(ctlrhead == nil){
  674. p = nil;
  675. while(p = pcimatch(p, 0, 0)){
  676. if(p->ccrb != 0x02 || p->ccru != 0)
  677. continue;
  678. ctlr = malloc(sizeof(Ctlr));
  679. if(ctlr == nil)
  680. error(Enomem);
  681. ctlr->pcidev = p;
  682. ctlr->id = (p->did<<16)|p->vid;
  683. if(ctlrhead != nil)
  684. ctlrtail->next = ctlr;
  685. else
  686. ctlrhead = ctlr;
  687. ctlrtail = ctlr;
  688. }
  689. }
  690. /*
  691. * Is it an RTL8139 under a different name?
  692. * Normally a search is made through all the found controllers
  693. * for one which matches any of the known vid+did pairs.
  694. * If a vid+did pair is specified a search is made for that
  695. * specific controller only.
  696. */
  697. id = 0;
  698. for(i = 0; i < edev->nopt; i++){
  699. if(cistrncmp(edev->opt[i], "id=", 3) == 0)
  700. id = strtol(&edev->opt[i][3], nil, 0);
  701. }
  702. ctlr = nil;
  703. if(id != 0)
  704. ctlr = rtl8139match(edev, id);
  705. else for(i = 0; rtl8139pci[i].name; i++){
  706. if((ctlr = rtl8139match(edev, rtl8139pci[i].id)) != nil)
  707. break;
  708. }
  709. if(ctlr == nil)
  710. return -1;
  711. edev->ctlr = ctlr;
  712. edev->port = ctlr->port;
  713. edev->irq = ctlr->pcidev->intl;
  714. edev->tbdf = ctlr->pcidev->tbdf;
  715. /*
  716. * Check if the adapter's station address is to be overridden.
  717. * If not, read it from the device and set in edev->ea.
  718. */
  719. memset(ea, 0, Eaddrlen);
  720. if(memcmp(ea, edev->ea, Eaddrlen) == 0){
  721. i = csr32r(ctlr, Idr0);
  722. edev->ea[0] = i;
  723. edev->ea[1] = i>>8;
  724. edev->ea[2] = i>>16;
  725. edev->ea[3] = i>>24;
  726. i = csr32r(ctlr, Idr0+4);
  727. edev->ea[4] = i;
  728. edev->ea[5] = i>>8;
  729. }
  730. edev->attach = rtl8139attach;
  731. edev->transmit = rtl8139transmit;
  732. edev->interrupt = rtl8139interrupt;
  733. edev->ifstat = rtl8139ifstat;
  734. edev->arg = edev;
  735. edev->promiscuous = rtl8139promiscuous;
  736. edev->multicast = rtl8139multicast;
  737. edev->shutdown = rtl8139shutdown;
  738. /*
  739. * This should be much more dynamic but will do for now.
  740. */
  741. if((csr8r(ctlr, Msr) & (Speed10|Linkb)) == 0)
  742. edev->mbps = 100;
  743. return 0;
  744. }
  745. void
  746. ether8139link(void)
  747. {
  748. addethercard("rtl8139", rtl8139pnp);
  749. }