ether82543gc.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374
  1. /*
  2. * Intel RS-82543GC Gigabit Ethernet Controller
  3. * as found on the Intel PRO/1000[FT] Server Adapter.
  4. * The older non-[FT] cards use the 82542 (LSI L2A1157) chip; no attempt
  5. * is made to handle the older chip although it should be possible.
  6. * The datasheet is not very clear about running on a big-endian system
  7. * and this driver assumes little-endian throughout.
  8. * To do:
  9. * GMII/MII
  10. * receive tuning
  11. * transmit tuning
  12. */
  13. #include "u.h"
  14. #include "../port/lib.h"
  15. #include "mem.h"
  16. #include "dat.h"
  17. #include "fns.h"
  18. #include "io.h"
  19. #include "../port/error.h"
  20. #include "../port/netif.h"
  21. #include "etherif.h"
  22. enum {
  23. Ctrl = 0x00000000, /* Device Control */
  24. Status = 0x00000008, /* Device Status */
  25. Eecd = 0x00000010, /* EEPROM/Flash Control/Data */
  26. Ctrlext = 0x00000018, /* Extended Device Control */
  27. Mdic = 0x00000020, /* MDI Control */
  28. Fcal = 0x00000028, /* Flow Control Address Low */
  29. Fcah = 0x0000002C, /* Flow Control Address High */
  30. Fct = 0x00000030, /* Flow Control Type */
  31. Icr = 0x000000C0, /* Interrupt Cause Read */
  32. Ics = 0x000000C8, /* Interrupt Cause Set */
  33. Ims = 0x000000D0, /* Interrupt Mask Set/Read */
  34. Imc = 0x000000D8, /* Interrupt mask Clear */
  35. Rctl = 0x00000100, /* Receive Control */
  36. Fcttv = 0x00000170, /* Flow Control Transmit Timer Value */
  37. Txcw = 0x00000178, /* Transmit configuration word reg. */
  38. Rxcw = 0x00000180, /* Receive configuration word reg. */
  39. Tctl = 0x00000400, /* Transmit Control */
  40. Tipg = 0x00000410, /* Transmit IPG */
  41. Tbt = 0x00000448, /* Transmit Burst Timer */
  42. Ait = 0x00000458, /* Adaptive IFS Throttle */
  43. Fcrtl = 0x00002160, /* Flow Control RX Threshold Low */
  44. Fcrth = 0x00002168, /* Flow Control Rx Threshold High */
  45. Rdfh = 0x00002410, /* Receive data fifo head */
  46. Rdft = 0x00002418, /* Receive data fifo tail */
  47. Rdfhs = 0x00002420, /* Receive data fifo head saved */
  48. Rdfts = 0x00002428, /* Receive data fifo tail saved */
  49. Rdfpc = 0x00002430, /* Receive data fifo packet count */
  50. Rdbal = 0x00002800, /* Rdesc Base Address Low */
  51. Rdbah = 0x00002804, /* Rdesc Base Address High */
  52. Rdlen = 0x00002808, /* Receive Descriptor Length */
  53. Rdh = 0x00002810, /* Receive Descriptor Head */
  54. Rdt = 0x00002818, /* Receive Descriptor Tail */
  55. Rdtr = 0x00002820, /* Receive Descriptor Timer Ring */
  56. Rxdctl = 0x00002828, /* Receive Descriptor Control */
  57. Txdmac = 0x00003000, /* Transfer DMA Control */
  58. Ett = 0x00003008, /* Early Transmit Control */
  59. Tdfh = 0x00003410, /* Transmit data fifo head */
  60. Tdft = 0x00003418, /* Transmit data fifo tail */
  61. Tdfhs = 0x00003420, /* Transmit data Fifo Head saved */
  62. Tdfts = 0x00003428, /* Transmit data fifo tail saved */
  63. Tdfpc = 0x00003430, /* Trasnmit data Fifo packet count */
  64. Tdbal = 0x00003800, /* Tdesc Base Address Low */
  65. Tdbah = 0x00003804, /* Tdesc Base Address High */
  66. Tdlen = 0x00003808, /* Transmit Descriptor Length */
  67. Tdh = 0x00003810, /* Transmit Descriptor Head */
  68. Tdt = 0x00003818, /* Transmit Descriptor Tail */
  69. Tidv = 0x00003820, /* Transmit Interrupt Delay Value */
  70. Txdctl = 0x00003828, /* Transmit Descriptor Control */
  71. Statistics = 0x00004000, /* Start of Statistics Area */
  72. Gorcl = 0x88/4, /* Good Octets Received Count */
  73. Gotcl = 0x90/4, /* Good Octets Transmitted Count */
  74. Torl = 0xC0/4, /* Total Octets Received */
  75. Totl = 0xC8/4, /* Total Octets Transmitted */
  76. Nstatistics = 64,
  77. Rxcsum = 0x00005000, /* Receive Checksum Control */
  78. Mta = 0x00005200, /* Multicast Table Array */
  79. Ral = 0x00005400, /* Receive Address Low */
  80. Rah = 0x00005404, /* Receive Address High */
  81. };
  82. enum { /* Ctrl */
  83. Bem = 0x00000002, /* Big Endian Mode */
  84. Prior = 0x00000004, /* Priority on the PCI bus */
  85. Lrst = 0x00000008, /* Link Reset */
  86. Asde = 0x00000020, /* Auto-Speed Detection Enable */
  87. Slu = 0x00000040, /* Set Link Up */
  88. Ilos = 0x00000080, /* Invert Loss of Signal (LOS) */
  89. Frcspd = 0x00000800, /* Force Speed */
  90. Frcdplx = 0x00001000, /* Force Duplex */
  91. Swdpinslo = 0x003C0000, /* Software Defined Pins - lo nibble */
  92. Swdpin0 = 0x00040000,
  93. Swdpin1 = 0x00080000,
  94. Swdpin2 = 0x00100000,
  95. Swdpin3 = 0x00200000,
  96. Swdpiolo = 0x03C00000, /* Software Defined I/O Pins */
  97. Swdpio0 = 0x00400000,
  98. Swdpio1 = 0x00800000,
  99. Swdpio2 = 0x01000000,
  100. Swdpio3 = 0x02000000,
  101. Devrst = 0x04000000, /* Device Reset */
  102. Rfce = 0x08000000, /* Receive Flow Control Enable */
  103. Tfce = 0x10000000, /* Transmit Flow Control Enable */
  104. Vme = 0x40000000, /* VLAN Mode Enable */
  105. };
  106. enum { /* Status */
  107. Lu = 0x00000002, /* Link Up */
  108. Tckok = 0x00000004, /* Transmit clock is running */
  109. Rbcok = 0x00000008, /* Receive clock is running */
  110. Txoff = 0x00000010, /* Transmission Paused */
  111. Tbimode = 0x00000020, /* TBI Mode Indication */
  112. SpeedMASK = 0x000000C0,
  113. Speed10 = 0x00000000, /* 10Mb/s */
  114. Speed100 = 0x00000040, /* 100Mb/s */
  115. Speed1000 = 0x00000080, /* 1000Mb/s */
  116. Mtxckok = 0x00000400, /* MTX clock is running */
  117. Pci66 = 0x00000800, /* PCI Bus speed indication */
  118. Bus64 = 0x00001000, /* PCI Bus width indication */
  119. };
  120. enum { /* Ctrl and Status */
  121. Fd = 0x00000001, /* Full-Duplex */
  122. AsdvMASK = 0x00000300,
  123. Asdv10 = 0x00000000, /* 10Mb/s */
  124. Asdv100 = 0x00000100, /* 100Mb/s */
  125. Asdv1000 = 0x00000200, /* 1000Mb/s */
  126. };
  127. enum { /* Eecd */
  128. Sk = 0x00000001, /* Clock input to the EEPROM */
  129. Cs = 0x00000002, /* Chip Select */
  130. Di = 0x00000004, /* Data Input to the EEPROM */
  131. Do = 0x00000008, /* Data Output from the EEPROM */
  132. };
  133. enum { /* Ctrlext */
  134. Gpien = 0x0000000F, /* General Purpose Interrupt Enables */
  135. Swdpinshi = 0x000000F0, /* Software Defined Pins - hi nibble */
  136. Swdpiohi = 0x00000F00, /* Software Defined Pins - I or O */
  137. Asdchk = 0x00001000, /* ASD Check */
  138. Eerst = 0x00002000, /* EEPROM Reset */
  139. Ips = 0x00004000, /* Invert Power State */
  140. Spdbyps = 0x00008000, /* Speed Select Bypass */
  141. };
  142. enum { /* EEPROM content offsets */
  143. Ea = 0x00, /* Ethernet Address */
  144. Cf = 0x03, /* Compatibility Field */
  145. Pba = 0x08, /* Printed Board Assembly number */
  146. Icw1 = 0x0A, /* Initialization Control Word 1 */
  147. Sid = 0x0B, /* Subsystem ID */
  148. Svid = 0x0C, /* Subsystem Vendor ID */
  149. Did = 0x0D, /* Device ID */
  150. Vid = 0x0E, /* Vendor ID */
  151. Icw2 = 0x0F, /* Initialization Control Word 2 */
  152. };
  153. enum { /* Mdic */
  154. MDIdMASK = 0x0000FFFF, /* Data */
  155. MDIdSHIFT = 0,
  156. MDIrMASK = 0x001F0000, /* PHY Register Address */
  157. MDIrSHIFT = 16,
  158. MDIpMASK = 0x03E00000, /* PHY Address */
  159. MDIpSHIFT = 21,
  160. MDIwop = 0x04000000, /* Write Operation */
  161. MDIrop = 0x08000000, /* Read Operation */
  162. MDIready = 0x10000000, /* End of Transaction */
  163. MDIie = 0x20000000, /* Interrupt Enable */
  164. MDIe = 0x40000000, /* Error */
  165. };
  166. enum { /* Icr, Ics, Ims, Imc */
  167. Txdw = 0x00000001, /* Transmit Descriptor Written Back */
  168. Txqe = 0x00000002, /* Transmit Queue Empty */
  169. Lsc = 0x00000004, /* Link Status Change */
  170. Rxseq = 0x00000008, /* Receive Sequence Error */
  171. Rxdmt0 = 0x00000010, /* Rdesc Minimum Threshold Reached */
  172. Rxo = 0x00000040, /* Receiver Overrun */
  173. Rxt0 = 0x00000080, /* Receiver Timer Interrupt */
  174. Mdac = 0x00000200, /* MDIO Access Completed */
  175. Rxcfg = 0x00000400, /* Receiving /C/ ordered sets */
  176. Gpi0 = 0x00000800, /* General Purpose Interrupts */
  177. Gpi1 = 0x00001000,
  178. Gpi2 = 0x00002000,
  179. Gpi3 = 0x00004000,
  180. };
  181. enum { /* Txcw */
  182. Ane = 0x80000000, /* Autonegotiate enable */
  183. Np = 0x00008000, /* Next Page */
  184. As = 0x00000100, /* Asymmetric Flow control desired */
  185. Ps = 0x00000080, /* Pause supported */
  186. Hd = 0x00000040, /* Half duplex supported */
  187. TxcwFd = 0x00000020, /* Full Duplex supported */
  188. };
  189. enum { /* Rxcw */
  190. Rxword = 0x0000FFFF, /* Data from auto-negotiation process */
  191. Rxnocarrier = 0x04000000, /* Carrier Sense indication */
  192. Rxinvalid = 0x08000000, /* Invalid Symbol during configuration */
  193. Rxchange = 0x10000000, /* Change to the Rxword indication */
  194. Rxconfig = 0x20000000, /* /C/ order set reception indication */
  195. Rxsync = 0x40000000, /* Lost bit synchronization indication */
  196. Anc = 0x80000000, /* Auto Negotiation Complete */
  197. };
  198. enum { /* Rctl */
  199. Rrst = 0x00000001, /* Receiver Software Reset */
  200. Ren = 0x00000002, /* Receiver Enable */
  201. Sbp = 0x00000004, /* Store Bad Packets */
  202. Upe = 0x00000008, /* Unicast Promiscuous Enable */
  203. Mpe = 0x00000010, /* Multicast Promiscuous Enable */
  204. Lpe = 0x00000020, /* Long Packet Reception Enable */
  205. LbmMASK = 0x000000C0, /* Loopback Mode */
  206. LbmOFF = 0x00000000, /* No Loopback */
  207. LbmTBI = 0x00000040, /* TBI Loopback */
  208. LbmMII = 0x00000080, /* GMII/MII Loopback */
  209. LbmXCVR = 0x000000C0, /* Transceiver Loopback */
  210. RdtmsMASK = 0x00000300, /* Rdesc Minimum Threshold Size */
  211. RdtmsHALF = 0x00000000, /* Threshold is 1/2 Rdlen */
  212. RdtmsQUARTER = 0x00000100, /* Threshold is 1/4 Rdlen */
  213. RdtmsEIGHTH = 0x00000200, /* Threshold is 1/8 Rdlen */
  214. MoMASK = 0x00003000, /* Multicast Offset */
  215. Bam = 0x00008000, /* Broadcast Accept Mode */
  216. BsizeMASK = 0x00030000, /* Receive Buffer Size */
  217. Bsize2048 = 0x00000000, /* Bsex = 0 */
  218. Bsize1024 = 0x00010000, /* Bsex = 0 */
  219. Bsize512 = 0x00020000, /* Bsex = 0 */
  220. Bsize256 = 0x00030000, /* Bsex = 0 */
  221. Bsize16384 = 0x00010000, /* Bsex = 1 */
  222. Vfe = 0x00040000, /* VLAN Filter Enable */
  223. Cfien = 0x00080000, /* Canonical Form Indicator Enable */
  224. Cfi = 0x00100000, /* Canonical Form Indicator value */
  225. Dpf = 0x00400000, /* Discard Pause Frames */
  226. Pmcf = 0x00800000, /* Pass MAC Control Frames */
  227. Bsex = 0x02000000, /* Buffer Size Extension */
  228. Secrc = 0x04000000, /* Strip CRC from incoming packet */
  229. };
  230. enum { /* Tctl */
  231. Trst = 0x00000001, /* Transmitter Software Reset */
  232. Ten = 0x00000002, /* Transmit Enable */
  233. Psp = 0x00000008, /* Pad Short Packets */
  234. CtMASK = 0x00000FF0, /* Collision Threshold */
  235. CtSHIFT = 4,
  236. ColdMASK = 0x003FF000, /* Collision Distance */
  237. ColdSHIFT = 12,
  238. Swxoff = 0x00400000, /* Sofware XOFF Transmission */
  239. Pbe = 0x00800000, /* Packet Burst Enable */
  240. Rtlc = 0x01000000, /* Re-transmit on Late Collision */
  241. Nrtu = 0x02000000, /* No Re-transmit on Underrrun */
  242. };
  243. enum { /* [RT]xdctl */
  244. PthreshMASK = 0x0000003F, /* Prefetch Threshold */
  245. PthreshSHIFT = 0,
  246. HthreshMASK = 0x00003F00, /* Host Threshold */
  247. HthreshSHIFT = 8,
  248. WthreshMASK = 0x003F0000, /* Writeback Threshold */
  249. WthreshSHIFT = 16,
  250. Gran = 0x00000000, /* Granularity */
  251. RxGran = 0x01000000, /* Granularity */
  252. };
  253. enum { /* Rxcsum */
  254. PcssMASK = 0x000000FF, /* Packet Checksum Start */
  255. PcssSHIFT = 0,
  256. Ipofl = 0x00000100, /* IP Checksum Off-load Enable */
  257. Tuofl = 0x00000200, /* TCP/UDP Checksum Off-load Enable */
  258. };
  259. enum { /* Receive Delay Timer Ring */
  260. Fpd = 0x80000000, /* Flush partial Descriptor Block */
  261. };
  262. typedef struct Rdesc { /* Receive Descriptor */
  263. uint addr[2];
  264. ushort length;
  265. ushort checksum;
  266. uchar status;
  267. uchar errors;
  268. ushort special;
  269. } Rdesc;
  270. enum { /* Rdesc status */
  271. Rdd = 0x01, /* Descriptor Done */
  272. Reop = 0x02, /* End of Packet */
  273. Ixsm = 0x04, /* Ignore Checksum Indication */
  274. Vp = 0x08, /* Packet is 802.1Q (matched VET) */
  275. Tcpcs = 0x20, /* TCP Checksum Calculated on Packet */
  276. Ipcs = 0x40, /* IP Checksum Calculated on Packet */
  277. Pif = 0x80, /* Passed in-exact filter */
  278. };
  279. enum { /* Rdesc errors */
  280. Ce = 0x01, /* CRC Error or Alignment Error */
  281. Se = 0x02, /* Symbol Error */
  282. Seq = 0x04, /* Sequence Error */
  283. Cxe = 0x10, /* Carrier Extension Error */
  284. Tcpe = 0x20, /* TCP/UDP Checksum Error */
  285. Ipe = 0x40, /* IP Checksum Error */
  286. Rxe = 0x80, /* RX Data Error */
  287. };
  288. typedef struct Tdesc { /* Legacy+Normal Transmit Descriptor */
  289. uint addr[2];
  290. uint control; /* varies with descriptor type */
  291. uint status; /* varies with descriptor type */
  292. } Tdesc;
  293. enum { /* Tdesc control */
  294. CsoMASK = 0x00000F00, /* Checksum Offset */
  295. CsoSHIFT = 16,
  296. Teop = 0x01000000, /* End of Packet */
  297. Ifcs = 0x02000000, /* Insert FCS */
  298. Ic = 0x04000000, /* Insert Checksum (Dext == 0) */
  299. Tse = 0x04000000, /* TCP Segmentaion Enable (Dext == 1) */
  300. Rs = 0x08000000, /* Report Status */
  301. Rps = 0x10000000, /* Report Status Sent */
  302. Dext = 0x20000000, /* Extension (!legacy) */
  303. Vle = 0x40000000, /* VLAN Packet Enable */
  304. Ide = 0x80000000, /* Interrupt Delay Enable */
  305. };
  306. enum { /* Tdesc status */
  307. Tdd = 0x00000001, /* Descriptor Done */
  308. Ec = 0x00000002, /* Excess Collisions */
  309. Lc = 0x00000004, /* Late Collision */
  310. Tu = 0x00000008, /* Transmit Underrun */
  311. CssMASK = 0x0000FF00, /* Checksum Start Field */
  312. CssSHIFT = 8,
  313. };
  314. enum {
  315. Nrdesc = 256, /* multiple of 8 */
  316. Ntdesc = 64, /* multiple of 8 */
  317. Nblocks = 4098, /* total number of blocks to use */
  318. SBLOCKSIZE = 2048,
  319. JBLOCKSIZE = 16384,
  320. NORMAL = 1,
  321. JUMBO = 2,
  322. };
  323. typedef struct Ctlr Ctlr;
  324. typedef struct Ctlr {
  325. int port;
  326. Pcidev* pcidev;
  327. Ctlr* next;
  328. int active;
  329. int started;
  330. int id;
  331. ushort eeprom[0x40];
  332. int* nic;
  333. int im; /* interrupt mask */
  334. Lock slock;
  335. uint statistics[Nstatistics];
  336. Lock rdlock;
  337. Rdesc* rdba; /* receive descriptor base address */
  338. Block* rb[Nrdesc]; /* receive buffers */
  339. int rdh; /* receive descriptor head */
  340. int rdt; /* receive descriptor tail */
  341. Block** freehead; /* points to long or short head */
  342. Lock tdlock;
  343. Tdesc* tdba; /* transmit descriptor base address */
  344. Block* tb[Ntdesc]; /* transmit buffers */
  345. int tdh; /* transmit descriptor head */
  346. int tdt; /* transmit descriptor tail */
  347. int txstalled; /* count of times unable to send */
  348. int txcw;
  349. int fcrtl;
  350. int fcrth;
  351. ulong multimask[128]; /* bit mask for multicast addresses */
  352. } Ctlr;
  353. static Ctlr* gc82543ctlrhead;
  354. static Ctlr* gc82543ctlrtail;
  355. static Lock freelistlock;
  356. static Block* freeShortHead;
  357. static Block* freeJumboHead;
  358. #define csr32r(c, r) (*((c)->nic+((r)/4)))
  359. #define csr32w(c, r, v) (*((c)->nic+((r)/4)) = (v))
  360. static void gc82543watchdog(void* arg);
  361. static void
  362. gc82543attach(Ether* edev)
  363. {
  364. int ctl;
  365. Ctlr *ctlr;
  366. char name[KNAMELEN];
  367. /*
  368. * To do here:
  369. * one-time stuff;
  370. * adjust queue length depending on speed;
  371. * flow control.
  372. * more needed here...
  373. */
  374. ctlr = edev->ctlr;
  375. lock(&ctlr->slock);
  376. if(ctlr->started == 0){
  377. ctlr->started = 1;
  378. snprint(name, KNAMELEN, "#l%d82543", edev->ctlrno);
  379. kproc(name, gc82543watchdog, edev);
  380. }
  381. unlock(&ctlr->slock);
  382. ctl = csr32r(ctlr, Rctl)|Ren;
  383. csr32w(ctlr, Rctl, ctl);
  384. ctl = csr32r(ctlr, Tctl)|Ten;
  385. csr32w(ctlr, Tctl, ctl);
  386. csr32w(ctlr, Ims, ctlr->im);
  387. }
  388. static char* statistics[Nstatistics] = {
  389. "CRC Error",
  390. "Alignment Error",
  391. "Symbol Error",
  392. "RX Error",
  393. "Missed Packets",
  394. "Single Collision",
  395. "Excessive Collisions",
  396. "Multiple Collision",
  397. "Late Collisions",
  398. nil,
  399. "Collision",
  400. "Transmit Underrun",
  401. "Defer",
  402. "Transmit - No CRS",
  403. "Sequence Error",
  404. "Carrier Extension Error",
  405. "Receive Error Length",
  406. nil,
  407. "XON Received",
  408. "XON Transmitted",
  409. "XOFF Received",
  410. "XOFF Transmitted",
  411. "FC Received Unsupported",
  412. "Packets Received (64 Bytes)",
  413. "Packets Received (65-127 Bytes)",
  414. "Packets Received (128-255 Bytes)",
  415. "Packets Received (256-511 Bytes)",
  416. "Packets Received (512-1023 Bytes)",
  417. "Packets Received (1024-1522 Bytes)",
  418. "Good Packets Received",
  419. "Broadcast Packets Received",
  420. "Multicast Packets Received",
  421. "Good Packets Transmitted",
  422. nil,
  423. "Good Octets Received",
  424. nil,
  425. "Good Octets Transmitted",
  426. nil,
  427. nil,
  428. nil,
  429. "Receive No Buffers",
  430. "Receive Undersize",
  431. "Receive Fragment",
  432. "Receive Oversize",
  433. "Receive Jabber",
  434. nil,
  435. nil,
  436. nil,
  437. "Total Octets Received",
  438. nil,
  439. "Total Octets Transmitted",
  440. nil,
  441. "Total Packets Received",
  442. "Total Packets Transmitted",
  443. "Packets Transmitted (64 Bytes)",
  444. "Packets Transmitted (65-127 Bytes)",
  445. "Packets Transmitted (128-255 Bytes)",
  446. "Packets Transmitted (256-511 Bytes)",
  447. "Packets Transmitted (512-1023 Bytes)",
  448. "Packets Transmitted (1024-1522 Bytes)",
  449. "Multicast Packets Transmitted",
  450. "Broadcast Packets Transmitted",
  451. "TCP Segmentation Context Transmitted",
  452. "TCP Segmentation Context Fail",
  453. };
  454. static long
  455. gc82543ifstat(Ether* edev, void* a, long n, ulong offset)
  456. {
  457. Ctlr *ctlr;
  458. char *p, *s;
  459. int i, l, r;
  460. uvlong tuvl, ruvl;
  461. ctlr = edev->ctlr;
  462. lock(&ctlr->slock);
  463. p = malloc(READSTR);
  464. if(p == nil) {
  465. unlock(&ctlr->slock);
  466. error(Enomem);
  467. }
  468. l = 0;
  469. for(i = 0; i < Nstatistics; i++){
  470. r = csr32r(ctlr, Statistics+i*4);
  471. if((s = statistics[i]) == nil)
  472. continue;
  473. switch(i){
  474. case Gorcl:
  475. case Gotcl:
  476. case Torl:
  477. case Totl:
  478. ruvl = r;
  479. ruvl += ((uvlong)csr32r(ctlr, Statistics+(i+1)*4))<<32;
  480. tuvl = ruvl;
  481. tuvl += ctlr->statistics[i];
  482. tuvl += ((uvlong)ctlr->statistics[i+1])<<32;
  483. if(tuvl == 0)
  484. continue;
  485. ctlr->statistics[i] = tuvl;
  486. ctlr->statistics[i+1] = tuvl>>32;
  487. l += snprint(p+l, READSTR-l, "%s: %llud %llud\n",
  488. s, tuvl, ruvl);
  489. i++;
  490. break;
  491. default:
  492. ctlr->statistics[i] += r;
  493. if(ctlr->statistics[i] == 0)
  494. continue;
  495. l += snprint(p+l, READSTR-l, "%s: %ud %ud\n",
  496. s, ctlr->statistics[i], r);
  497. break;
  498. }
  499. }
  500. l += snprint(p+l, READSTR-l, "eeprom:");
  501. for(i = 0; i < 0x40; i++){
  502. if(i && ((i & 0x07) == 0))
  503. l += snprint(p+l, READSTR-l, "\n ");
  504. l += snprint(p+l, READSTR-l, " %4.4uX", ctlr->eeprom[i]);
  505. }
  506. snprint(p+l, READSTR-l, "\ntxstalled %d\n", ctlr->txstalled);
  507. n = readstr(offset, a, n, p);
  508. free(p);
  509. unlock(&ctlr->slock);
  510. return n;
  511. }
  512. static void
  513. gc82543promiscuous(void* arg, int on)
  514. {
  515. int rctl;
  516. Ctlr *ctlr;
  517. Ether *edev;
  518. edev = arg;
  519. ctlr = edev->ctlr;
  520. rctl = csr32r(ctlr, Rctl);
  521. rctl &= ~MoMASK; /* make sure we're using bits 47:36 */
  522. if(on)
  523. rctl |= Upe|Mpe;
  524. else
  525. rctl &= ~(Upe|Mpe);
  526. csr32w(ctlr, Rctl, rctl);
  527. }
  528. static void
  529. gc82543multicast(void* arg, uchar* addr, int on)
  530. {
  531. int bit, x;
  532. Ctlr *ctlr;
  533. Ether *edev;
  534. edev = arg;
  535. ctlr = edev->ctlr;
  536. x = addr[5]>>1;
  537. bit = ((addr[5] & 1)<<4)|(addr[4]>>4);
  538. if(on)
  539. ctlr->multimask[x] |= 1<<bit;
  540. else
  541. ctlr->multimask[x] &= ~(1<<bit);
  542. csr32w(ctlr, Mta+x*4, ctlr->multimask[x]);
  543. }
  544. static long
  545. gc82543ctl(Ether* edev, void* buf, long n)
  546. {
  547. Cmdbuf *cb;
  548. Ctlr *ctlr;
  549. int ctrl, i, r;
  550. ctlr = edev->ctlr;
  551. if(ctlr == nil)
  552. error(Enonexist);
  553. lock(&ctlr->slock);
  554. r = 0;
  555. cb = parsecmd(buf, n);
  556. if(cb->nf < 2)
  557. r = -1;
  558. else if(cistrcmp(cb->f[0], "auto") == 0){
  559. ctrl = csr32r(ctlr, Ctrl);
  560. if(cistrcmp(cb->f[1], "off") == 0){
  561. csr32w(ctlr, Txcw, ctlr->txcw & ~Ane);
  562. ctrl |= (Slu|Fd);
  563. if(ctlr->txcw & As)
  564. ctrl |= Rfce;
  565. if(ctlr->txcw & Ps)
  566. ctrl |= Tfce;
  567. csr32w(ctlr, Ctrl, ctrl);
  568. }
  569. else if(cistrcmp(cb->f[1], "on") == 0){
  570. csr32w(ctlr, Txcw, ctlr->txcw);
  571. ctrl &= ~(Slu|Fd);
  572. csr32w(ctlr, Ctrl, ctrl);
  573. }
  574. else
  575. r = -1;
  576. }
  577. else if(cistrcmp(cb->f[0], "clear") == 0){
  578. if(cistrcmp(cb->f[1], "stats") == 0){
  579. for(i = 0; i < Nstatistics; i++)
  580. ctlr->statistics[i] = 0;
  581. }
  582. else
  583. r = -1;
  584. }
  585. else
  586. r = -1;
  587. unlock(&ctlr->slock);
  588. free(cb);
  589. return (r == 0) ? n : r;
  590. }
  591. static void
  592. gc82543txinit(Ctlr* ctlr)
  593. {
  594. int i;
  595. int tdsize;
  596. Block *bp, **bpp;
  597. tdsize = ROUND(Ntdesc*sizeof(Tdesc), 4096);
  598. if(ctlr->tdba == nil)
  599. ctlr->tdba = xspanalloc(tdsize, 32, 0);
  600. for(i = 0; i < Ntdesc; i++){
  601. bpp = &ctlr->tb[i];
  602. bp = *bpp;
  603. if(bp != nil){
  604. *bpp = nil;
  605. freeb(bp);
  606. }
  607. memset(&ctlr->tdba[i], 0, sizeof(Tdesc));
  608. }
  609. csr32w(ctlr, Tdbal, PCIWADDR(ctlr->tdba));
  610. csr32w(ctlr, Tdbah, 0);
  611. csr32w(ctlr, Tdlen, Ntdesc*sizeof(Tdesc));
  612. /*
  613. * set the ring head and tail pointers.
  614. */
  615. ctlr->tdh = 0;
  616. csr32w(ctlr, Tdh, ctlr->tdh);
  617. ctlr->tdt = 0;
  618. csr32w(ctlr, Tdt, ctlr->tdt);
  619. csr32w(ctlr, Tipg, (6<<20)|(8<<10)|6);
  620. csr32w(ctlr, Tidv, 128);
  621. csr32w(ctlr, Ait, 0);
  622. csr32w(ctlr, Txdmac, 0);
  623. csr32w(ctlr, Txdctl, Gran|(4<<WthreshSHIFT)|(1<<HthreshSHIFT)|16);
  624. csr32w(ctlr, Tctl, (0x0F<<CtSHIFT)|Psp|(6<<ColdSHIFT));
  625. ctlr->im |= Txdw;
  626. }
  627. static void
  628. gc82543transmit(Ether* edev)
  629. {
  630. Block *bp, **bpp;
  631. Ctlr *ctlr;
  632. Tdesc *tdesc;
  633. int tdh, tdt, s;
  634. ctlr = edev->ctlr;
  635. ilock(&ctlr->tdlock);
  636. tdh = ctlr->tdh;
  637. for(;;){
  638. /*
  639. * Free any completed packets
  640. */
  641. tdesc = &ctlr->tdba[tdh];
  642. if(!(tdesc->status & Tdd))
  643. break;
  644. memset(tdesc, 0, sizeof(Tdesc));
  645. bpp = &ctlr->tb[tdh];
  646. bp = *bpp;
  647. if(bp != nil){
  648. *bpp = nil;
  649. freeb(bp);
  650. }
  651. tdh = NEXT(tdh, Ntdesc);
  652. }
  653. ctlr->tdh = tdh;
  654. s = csr32r(ctlr, Status);
  655. /*
  656. * Try to fill the ring back up
  657. * but only if link is up and transmission isn't paused.
  658. */
  659. if((s & (Txoff|Lu)) == Lu){
  660. tdt = ctlr->tdt;
  661. while(NEXT(tdt, Ntdesc) != tdh){
  662. if((bp = qget(edev->oq)) == nil)
  663. break;
  664. tdesc = &ctlr->tdba[tdt];
  665. tdesc->addr[0] = PCIWADDR(bp->rp);
  666. tdesc->control = Ide|Rs|Ifcs|Teop|BLEN(bp);
  667. ctlr->tb[tdt] = bp;
  668. tdt = NEXT(tdt, Ntdesc);
  669. }
  670. if(tdt != ctlr->tdt){
  671. ctlr->tdt = tdt;
  672. csr32w(ctlr, Tdt, tdt);
  673. }
  674. }
  675. else
  676. ctlr->txstalled++;
  677. iunlock(&ctlr->tdlock);
  678. }
  679. static Block *
  680. gc82543allocb(Ctlr* ctlr)
  681. {
  682. Block *bp;
  683. ilock(&freelistlock);
  684. if((bp = *(ctlr->freehead)) != nil){
  685. *(ctlr->freehead) = bp->next;
  686. bp->next = nil;
  687. _xinc(&bp->ref); /* prevent bp from being freed */
  688. }
  689. iunlock(&freelistlock);
  690. return bp;
  691. }
  692. static void
  693. gc82543replenish(Ctlr* ctlr)
  694. {
  695. int rdt;
  696. Block *bp;
  697. Rdesc *rdesc;
  698. ilock(&ctlr->rdlock);
  699. rdt = ctlr->rdt;
  700. while(NEXT(rdt, Nrdesc) != ctlr->rdh){
  701. rdesc = &ctlr->rdba[rdt];
  702. if(ctlr->rb[rdt] == nil){
  703. bp = gc82543allocb(ctlr);
  704. if(bp == nil){
  705. iprint("no available buffers\n");
  706. break;
  707. }
  708. ctlr->rb[rdt] = bp;
  709. rdesc->addr[0] = PCIWADDR(bp->rp);
  710. rdesc->addr[1] = 0;
  711. }
  712. coherence();
  713. rdesc->status = 0;
  714. rdt = NEXT(rdt, Nrdesc);
  715. }
  716. ctlr->rdt = rdt;
  717. csr32w(ctlr, Rdt, rdt);
  718. iunlock(&ctlr->rdlock);
  719. }
  720. static void
  721. gc82543rxinit(Ctlr* ctlr)
  722. {
  723. int rdsize, i;
  724. csr32w(ctlr, Rctl, Dpf|Bsize2048|Bam|RdtmsHALF);
  725. /*
  726. * Allocate the descriptor ring and load its
  727. * address and length into the NIC.
  728. */
  729. rdsize = ROUND(Nrdesc*sizeof(Rdesc), 4096);
  730. if(ctlr->rdba == nil)
  731. ctlr->rdba = xspanalloc(rdsize, 32, 0);
  732. memset(ctlr->rdba, 0, rdsize);
  733. ctlr->rdh = 0;
  734. ctlr->rdt = 0;
  735. csr32w(ctlr, Rdtr, Fpd|64);
  736. csr32w(ctlr, Rdbal, PCIWADDR(ctlr->rdba));
  737. csr32w(ctlr, Rdbah, 0);
  738. csr32w(ctlr, Rdlen, Nrdesc*sizeof(Rdesc));
  739. csr32w(ctlr, Rdh, 0);
  740. csr32w(ctlr, Rdt, 0);
  741. for(i = 0; i < Nrdesc; i++){
  742. if(ctlr->rb[i] != nil){
  743. freeb(ctlr->rb[i]);
  744. ctlr->rb[i] = nil;
  745. }
  746. }
  747. gc82543replenish(ctlr);
  748. csr32w(ctlr, Rxdctl, RxGran|(8<<WthreshSHIFT)|(4<<HthreshSHIFT)|1);
  749. ctlr->im |= Rxt0|Rxo|Rxdmt0|Rxseq;
  750. }
  751. static void
  752. gc82543recv(Ether* edev, int icr)
  753. {
  754. Block *bp;
  755. Ctlr *ctlr;
  756. Rdesc *rdesc;
  757. int rdh;
  758. ctlr = edev->ctlr;
  759. rdh = ctlr->rdh;
  760. for(;;){
  761. rdesc = &ctlr->rdba[rdh];
  762. if(!(rdesc->status & Rdd))
  763. break;
  764. if((rdesc->status & Reop) && rdesc->errors == 0){
  765. bp = ctlr->rb[rdh];
  766. ctlr->rb[rdh] = nil;
  767. bp->wp += rdesc->length;
  768. bp->next = nil;
  769. etheriq(edev, bp, 1);
  770. }
  771. if(ctlr->rb[rdh] != nil){
  772. /* either non eop packet, or error */
  773. freeb(ctlr->rb[rdh]);
  774. ctlr->rb[rdh] = nil;
  775. }
  776. memset(rdesc, 0, sizeof(Rdesc));
  777. coherence();
  778. rdh = NEXT(rdh, Nrdesc);
  779. }
  780. ctlr->rdh = rdh;
  781. if(icr & Rxdmt0)
  782. gc82543replenish(ctlr);
  783. }
  784. static void
  785. freegc82543short(Block *bp)
  786. {
  787. ilock(&freelistlock);
  788. /* reset read/write pointer to proper positions */
  789. bp->rp = bp->lim - ROUND(SBLOCKSIZE, BLOCKALIGN);
  790. bp->wp = bp->rp;
  791. bp->next = freeShortHead;
  792. freeShortHead = bp;
  793. iunlock(&freelistlock);
  794. }
  795. static void
  796. freegc82532jumbo(Block *bp)
  797. {
  798. ilock(&freelistlock);
  799. /* reset read/write pointer to proper positions */
  800. bp->rp = bp->lim - ROUND(JBLOCKSIZE, BLOCKALIGN);
  801. bp->wp = bp->rp;
  802. bp->next = freeJumboHead;
  803. freeJumboHead = bp;
  804. iunlock(&freelistlock);
  805. }
  806. static void
  807. linkintr(Ctlr* ctlr)
  808. {
  809. int ctrl;
  810. ctrl = csr32r(ctlr, Ctrl);
  811. if((ctrl & Swdpin1) ||
  812. ((csr32r(ctlr, Rxcw) & Rxconfig) && !(csr32r(ctlr, Txcw) & Ane))){
  813. csr32w(ctlr, Txcw, ctlr->txcw);
  814. ctrl &= ~(Slu|Fd|Frcdplx);
  815. csr32w(ctlr, Ctrl, ctrl);
  816. }
  817. }
  818. static void
  819. gc82543interrupt(Ureg*, void* arg)
  820. {
  821. Ctlr *ctlr;
  822. Ether *edev;
  823. int icr;
  824. edev = arg;
  825. ctlr = edev->ctlr;
  826. while((icr = csr32r(ctlr, Icr) & ctlr->im) != 0){
  827. /*
  828. * Link status changed.
  829. */
  830. if(icr & (Lsc|Rxseq))
  831. linkintr(ctlr);
  832. /*
  833. * Process recv buffers.
  834. */
  835. gc82543recv(edev, icr);
  836. /*
  837. * Refill transmit ring and free packets.
  838. */
  839. gc82543transmit(edev);
  840. }
  841. }
  842. static int
  843. gc82543init(Ether* edev)
  844. {
  845. int csr, i;
  846. Block *bp;
  847. Ctlr *ctlr;
  848. ctlr = edev->ctlr;
  849. /*
  850. * Allocate private buffer pool to use for receiving packets.
  851. */
  852. ilock(&freelistlock);
  853. if (ctlr->freehead == nil){
  854. for(i = 0; i < Nblocks; i++){
  855. bp = iallocb(SBLOCKSIZE);
  856. if(bp != nil){
  857. bp->next = freeShortHead;
  858. bp->free = freegc82543short;
  859. freeShortHead = bp;
  860. }
  861. else{
  862. print("82543gc: no memory\n");
  863. break;
  864. }
  865. }
  866. ctlr->freehead = &freeShortHead;
  867. }
  868. iunlock(&freelistlock);
  869. /*
  870. * Set up the receive addresses.
  871. * There are 16 addresses. The first should be the MAC address.
  872. * The others are cleared and not marked valid (MS bit of Rah).
  873. */
  874. csr = (edev->ea[3]<<24)|(edev->ea[2]<<16)|(edev->ea[1]<<8)|edev->ea[0];
  875. csr32w(ctlr, Ral, csr);
  876. csr = 0x80000000|(edev->ea[5]<<8)|edev->ea[4];
  877. csr32w(ctlr, Rah, csr);
  878. for(i = 1; i < 16; i++){
  879. csr32w(ctlr, Ral+i*8, 0);
  880. csr32w(ctlr, Rah+i*8, 0);
  881. }
  882. /*
  883. * Clear the Multicast Table Array.
  884. * It's a 4096 bit vector accessed as 128 32-bit registers.
  885. */
  886. for(i = 0; i < 128; i++)
  887. csr32w(ctlr, Mta+i*4, 0);
  888. gc82543txinit(ctlr);
  889. gc82543rxinit(ctlr);
  890. return 0;
  891. }
  892. static int
  893. at93c46io(Ctlr* ctlr, char* op, int data)
  894. {
  895. char *lp, *p;
  896. int i, loop, eecd, r;
  897. eecd = csr32r(ctlr, Eecd);
  898. r = 0;
  899. loop = -1;
  900. lp = nil;
  901. for(p = op; *p != '\0'; p++){
  902. switch(*p){
  903. default:
  904. return -1;
  905. case ' ':
  906. continue;
  907. case ':': /* start of loop */
  908. if(lp != nil){
  909. if(p != (lp+1) || loop != 7)
  910. return -1;
  911. lp = p;
  912. loop = 15;
  913. continue;
  914. }
  915. lp = p;
  916. loop = 7;
  917. continue;
  918. case ';': /* end of loop */
  919. if(lp == nil)
  920. return -1;
  921. loop--;
  922. if(loop >= 0)
  923. p = lp;
  924. else
  925. lp = nil;
  926. continue;
  927. case 'C': /* assert clock */
  928. eecd |= Sk;
  929. break;
  930. case 'c': /* deassert clock */
  931. eecd &= ~Sk;
  932. break;
  933. case 'D': /* next bit in 'data' byte */
  934. if(loop < 0)
  935. return -1;
  936. if(data & (1<<loop))
  937. eecd |= Di;
  938. else
  939. eecd &= ~Di;
  940. break;
  941. case 'O': /* collect data output */
  942. i = (csr32r(ctlr, Eecd) & Do) != 0;
  943. if(loop >= 0)
  944. r |= (i<<loop);
  945. else
  946. r = i;
  947. continue;
  948. case 'I': /* assert data input */
  949. eecd |= Di;
  950. break;
  951. case 'i': /* deassert data input */
  952. eecd &= ~Di;
  953. break;
  954. case 'S': /* enable chip select */
  955. eecd |= Cs;
  956. break;
  957. case 's': /* disable chip select */
  958. eecd &= ~Cs;
  959. break;
  960. }
  961. csr32w(ctlr, Eecd, eecd);
  962. microdelay(1);
  963. }
  964. if(loop >= 0)
  965. return -1;
  966. return r;
  967. }
  968. static int
  969. at93c46r(Ctlr* ctlr)
  970. {
  971. ushort sum;
  972. int addr, data;
  973. sum = 0;
  974. for(addr = 0; addr < 0x40; addr++){
  975. /*
  976. * Read a word at address 'addr' from the Atmel AT93C46
  977. * 3-Wire Serial EEPROM or compatible. The EEPROM access is
  978. * controlled by 4 bits in Eecd. See the AT93C46 datasheet
  979. * for protocol details.
  980. */
  981. if(at93c46io(ctlr, "S ICc :DCc;", (0x02<<6)|addr) != 0)
  982. break;
  983. data = at93c46io(ctlr, "::COc;", 0);
  984. at93c46io(ctlr, "sic", 0);
  985. ctlr->eeprom[addr] = data;
  986. sum += data;
  987. }
  988. return sum;
  989. }
  990. static void
  991. gc82543detach(Ctlr* ctlr)
  992. {
  993. /*
  994. * Perform a device reset to get the chip back to the
  995. * power-on state, followed by an EEPROM reset to read
  996. * the defaults for some internal registers.
  997. */
  998. csr32w(ctlr, Imc, ~0);
  999. csr32w(ctlr, Rctl, 0);
  1000. csr32w(ctlr, Tctl, 0);
  1001. delay(10);
  1002. csr32w(ctlr, Ctrl, Devrst);
  1003. while(csr32r(ctlr, Ctrl) & Devrst)
  1004. ;
  1005. csr32w(ctlr, Ctrlext, Eerst);
  1006. while(csr32r(ctlr, Ctrlext) & Eerst)
  1007. ;
  1008. csr32w(ctlr, Imc, ~0);
  1009. while(csr32r(ctlr, Icr))
  1010. ;
  1011. }
  1012. static void
  1013. gc82543checklink(Ctlr* ctlr)
  1014. {
  1015. int ctrl, status, rxcw;
  1016. ctrl = csr32r(ctlr, Ctrl);
  1017. status = csr32r(ctlr, Status);
  1018. rxcw = csr32r(ctlr, Rxcw);
  1019. if(!(status & Lu)){
  1020. if(!(ctrl & (Swdpin1|Slu)) && !(rxcw & Rxconfig)){
  1021. csr32w(ctlr, Txcw, ctlr->txcw & ~Ane);
  1022. ctrl |= (Slu|Fd);
  1023. if(ctlr->txcw & As)
  1024. ctrl |= Rfce;
  1025. if(ctlr->txcw & Ps)
  1026. ctrl |= Tfce;
  1027. csr32w(ctlr, Ctrl, ctrl);
  1028. }
  1029. }
  1030. else if((ctrl & Slu) && (rxcw & Rxconfig)){
  1031. csr32w(ctlr, Txcw, ctlr->txcw);
  1032. ctrl &= ~(Slu|Fd);
  1033. csr32w(ctlr, Ctrl, ctrl);
  1034. }
  1035. }
  1036. static void
  1037. gc82543shutdown(Ether* ether)
  1038. {
  1039. gc82543detach(ether->ctlr);
  1040. }
  1041. static int
  1042. gc82543reset(Ctlr* ctlr)
  1043. {
  1044. int ctl;
  1045. int te;
  1046. /*
  1047. * Read the EEPROM, validate the checksum
  1048. * then get the device back to a power-on state.
  1049. */
  1050. if(at93c46r(ctlr) != 0xBABA)
  1051. return -1;
  1052. gc82543detach(ctlr);
  1053. te = ctlr->eeprom[Icw2];
  1054. if((te & 0x3000) == 0){
  1055. ctlr->fcrtl = 0x00002000;
  1056. ctlr->fcrth = 0x00004000;
  1057. ctlr->txcw = Ane|TxcwFd;
  1058. }
  1059. else if((te & 0x3000) == 0x2000){
  1060. ctlr->fcrtl = 0;
  1061. ctlr->fcrth = 0;
  1062. ctlr->txcw = Ane|TxcwFd|As;
  1063. }
  1064. else{
  1065. ctlr->fcrtl = 0x00002000;
  1066. ctlr->fcrth = 0x00004000;
  1067. ctlr->txcw = Ane|TxcwFd|As|Ps;
  1068. }
  1069. csr32w(ctlr, Txcw, ctlr->txcw);
  1070. csr32w(ctlr, Ctrlext, (te & 0x00f0)<<4);
  1071. csr32w(ctlr, Tctl, csr32r(ctlr, Tctl)|(64<<ColdSHIFT));
  1072. te = ctlr->eeprom[Icw1];
  1073. ctl = ((te & 0x01E0)<<17)|(te & 0x0010)<<3;
  1074. csr32w(ctlr, Ctrl, ctl);
  1075. delay(10);
  1076. /*
  1077. * Flow control - values from the datasheet.
  1078. */
  1079. csr32w(ctlr, Fcal, 0x00C28001);
  1080. csr32w(ctlr, Fcah, 0x00000100);
  1081. csr32w(ctlr, Fct, 0x00008808);
  1082. csr32w(ctlr, Fcttv, 0x00000100);
  1083. csr32w(ctlr, Fcrtl, ctlr->fcrtl);
  1084. csr32w(ctlr, Fcrth, ctlr->fcrth);
  1085. ctlr->im = Lsc;
  1086. gc82543checklink(ctlr);
  1087. return 0;
  1088. }
  1089. static void
  1090. gc82543watchdog(void* arg)
  1091. {
  1092. Ether *edev;
  1093. Ctlr *ctlr;
  1094. edev = arg;
  1095. for(;;){
  1096. tsleep(&up->sleep, return0, 0, 1000);
  1097. ctlr = edev->ctlr;
  1098. if(ctlr == nil){
  1099. print("%s: exiting\n", up->text);
  1100. pexit("disabled", 0);
  1101. }
  1102. gc82543checklink(ctlr);
  1103. gc82543replenish(ctlr);
  1104. }
  1105. }
  1106. static void
  1107. gc82543pci(void)
  1108. {
  1109. int cls;
  1110. void *mem;
  1111. Pcidev *p;
  1112. Ctlr *ctlr;
  1113. p = nil;
  1114. while(p = pcimatch(p, 0, 0)){
  1115. if(p->ccrb != 0x02 || p->ccru != 0)
  1116. continue;
  1117. switch((p->did<<16)|p->vid){
  1118. case (0x1000<<16)|0x8086: /* LSI L2A1157 (82542) */
  1119. case (0x1004<<16)|0x8086: /* Intel PRO/1000 T */
  1120. case (0x1008<<16)|0x8086: /* Intel PRO/1000 XT */
  1121. default:
  1122. continue;
  1123. case (0x1001<<16)|0x8086: /* Intel PRO/1000 F */
  1124. break;
  1125. }
  1126. mem = vmap(p->mem[0].bar & ~0x0F, p->mem[0].size);
  1127. if(mem == 0){
  1128. print("gc82543: can't map %8.8luX\n", p->mem[0].bar);
  1129. continue;
  1130. }
  1131. cls = pcicfgr8(p, PciCLS);
  1132. switch(cls){
  1133. case 0x00:
  1134. case 0xFF:
  1135. print("82543gc: unusable cache line size\n");
  1136. continue;
  1137. case 0x08:
  1138. break;
  1139. default:
  1140. print("82543gc: cache line size %d, expected 32\n",
  1141. cls*4);
  1142. }
  1143. ctlr = malloc(sizeof(Ctlr));
  1144. if(ctlr == nil)
  1145. error(Enomem);
  1146. ctlr->port = p->mem[0].bar & ~0x0F;
  1147. ctlr->pcidev = p;
  1148. ctlr->id = (p->did<<16)|p->vid;
  1149. ctlr->nic = mem;
  1150. if(gc82543reset(ctlr)){
  1151. free(ctlr);
  1152. continue;
  1153. }
  1154. if(gc82543ctlrhead != nil)
  1155. gc82543ctlrtail->next = ctlr;
  1156. else
  1157. gc82543ctlrhead = ctlr;
  1158. gc82543ctlrtail = ctlr;
  1159. }
  1160. }
  1161. static int
  1162. gc82543pnp(Ether* edev)
  1163. {
  1164. int i;
  1165. Ctlr *ctlr;
  1166. uchar ea[Eaddrlen];
  1167. if(gc82543ctlrhead == nil)
  1168. gc82543pci();
  1169. /*
  1170. * Any adapter matches if no edev->port is supplied,
  1171. * otherwise the ports must match.
  1172. */
  1173. for(ctlr = gc82543ctlrhead; ctlr != nil; ctlr = ctlr->next){
  1174. if(ctlr->active)
  1175. continue;
  1176. if(edev->port == 0 || edev->port == ctlr->port){
  1177. ctlr->active = 1;
  1178. break;
  1179. }
  1180. }
  1181. if(ctlr == nil)
  1182. return -1;
  1183. edev->ctlr = ctlr;
  1184. edev->port = ctlr->port;
  1185. edev->irq = ctlr->pcidev->intl;
  1186. edev->tbdf = ctlr->pcidev->tbdf;
  1187. edev->mbps = 1000;
  1188. /*
  1189. * Check if the adapter's station address is to be overridden.
  1190. * If not, read it from the EEPROM and set in ether->ea prior to
  1191. * loading the station address in the hardware.
  1192. */
  1193. memset(ea, 0, Eaddrlen);
  1194. if(memcmp(ea, edev->ea, Eaddrlen) == 0){
  1195. for(i = Ea; i < Eaddrlen/2; i++){
  1196. edev->ea[2*i] = ctlr->eeprom[i];
  1197. edev->ea[2*i+1] = ctlr->eeprom[i]>>8;
  1198. }
  1199. }
  1200. gc82543init(edev);
  1201. /*
  1202. * Linkage to the generic ethernet driver.
  1203. */
  1204. edev->attach = gc82543attach;
  1205. edev->transmit = gc82543transmit;
  1206. edev->interrupt = gc82543interrupt;
  1207. edev->ifstat = gc82543ifstat;
  1208. edev->shutdown = gc82543shutdown;
  1209. edev->ctl = gc82543ctl;
  1210. edev->arg = edev;
  1211. edev->promiscuous = gc82543promiscuous;
  1212. edev->multicast = gc82543multicast;
  1213. return 0;
  1214. }
  1215. void
  1216. ether82543gclink(void)
  1217. {
  1218. addethercard("82543GC", gc82543pnp);
  1219. }