sdata.c 54 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363
  1. #include "u.h"
  2. #include "../port/lib.h"
  3. #include "mem.h"
  4. #include "dat.h"
  5. #include "fns.h"
  6. #include "io.h"
  7. #include "ureg.h"
  8. #include "../port/error.h"
  9. #include "../port/sd.h"
  10. #define HOWMANY(x, y) (((x)+((y)-1))/(y))
  11. #define ROUNDUP(x, y) (HOWMANY((x), (y))*(y))
  12. extern SDifc sdataifc;
  13. enum {
  14. DbgCONFIG = 0x0001, /* detected drive config info */
  15. DbgIDENTIFY = 0x0002, /* detected drive identify info */
  16. DbgSTATE = 0x0004, /* dump state on panic */
  17. DbgPROBE = 0x0008, /* trace device probing */
  18. DbgDEBUG = 0x0080, /* the current problem... */
  19. DbgINL = 0x0100, /* That Inil20+ message we hate */
  20. Dbg48BIT = 0x0200, /* 48-bit LBA */
  21. DbgBsy = 0x0400, /* interrupt but Bsy (shared IRQ) */
  22. };
  23. #define DEBUG (DbgDEBUG|DbgSTATE)
  24. enum { /* I/O ports */
  25. Data = 0,
  26. Error = 1, /* (read) */
  27. Features = 1, /* (write) */
  28. Count = 2, /* sector count<7-0>, sector count<15-8> */
  29. Ir = 2, /* interrupt reason (PACKET) */
  30. Sector = 3, /* sector number */
  31. Lbalo = 3, /* LBA<7-0>, LBA<31-24> */
  32. Cyllo = 4, /* cylinder low */
  33. Bytelo = 4, /* byte count low (PACKET) */
  34. Lbamid = 4, /* LBA<15-8>, LBA<39-32> */
  35. Cylhi = 5, /* cylinder high */
  36. Bytehi = 5, /* byte count hi (PACKET) */
  37. Lbahi = 5, /* LBA<23-16>, LBA<47-40> */
  38. Dh = 6, /* Device/Head, LBA<27-24> */
  39. Status = 7, /* (read) */
  40. Command = 7, /* (write) */
  41. As = 2, /* Alternate Status (read) */
  42. Dc = 2, /* Device Control (write) */
  43. };
  44. enum { /* Error */
  45. Med = 0x01, /* Media error */
  46. Ili = 0x01, /* command set specific (PACKET) */
  47. Nm = 0x02, /* No Media */
  48. Eom = 0x02, /* command set specific (PACKET) */
  49. Abrt = 0x04, /* Aborted command */
  50. Mcr = 0x08, /* Media Change Request */
  51. Idnf = 0x10, /* no user-accessible address */
  52. Mc = 0x20, /* Media Change */
  53. Unc = 0x40, /* Uncorrectable data error */
  54. Wp = 0x40, /* Write Protect */
  55. Icrc = 0x80, /* Interface CRC error */
  56. };
  57. enum { /* Features */
  58. Dma = 0x01, /* data transfer via DMA (PACKET) */
  59. Ovl = 0x02, /* command overlapped (PACKET) */
  60. };
  61. enum { /* Interrupt Reason */
  62. Cd = 0x01, /* Command/Data */
  63. Io = 0x02, /* I/O direction: read */
  64. Rel = 0x04, /* Bus Release */
  65. };
  66. enum { /* Device/Head */
  67. Dev0 = 0xA0, /* Master */
  68. Dev1 = 0xB0, /* Slave */
  69. Lba = 0x40, /* LBA mode */
  70. };
  71. enum { /* Status, Alternate Status */
  72. Err = 0x01, /* Error */
  73. Chk = 0x01, /* Check error (PACKET) */
  74. Drq = 0x08, /* Data Request */
  75. Dsc = 0x10, /* Device Seek Complete */
  76. Serv = 0x10, /* Service */
  77. Df = 0x20, /* Device Fault */
  78. Dmrd = 0x20, /* DMA ready (PACKET) */
  79. Drdy = 0x40, /* Device Ready */
  80. Bsy = 0x80, /* Busy */
  81. };
  82. enum { /* Command */
  83. Cnop = 0x00, /* NOP */
  84. Cdr = 0x08, /* Device Reset */
  85. Crs = 0x20, /* Read Sectors */
  86. Crs48 = 0x24, /* Read Sectors Ext */
  87. Crd48 = 0x25, /* Read w/ DMA Ext */
  88. Crdq48 = 0x26, /* Read w/ DMA Queued Ext */
  89. Crsm48 = 0x29, /* Read Multiple Ext */
  90. Cws = 0x30, /* Write Sectors */
  91. Cws48 = 0x34, /* Write Sectors Ext */
  92. Cwd48 = 0x35, /* Write w/ DMA Ext */
  93. Cwdq48 = 0x36, /* Write w/ DMA Queued Ext */
  94. Cwsm48 = 0x39, /* Write Multiple Ext */
  95. Cedd = 0x90, /* Execute Device Diagnostics */
  96. Cpkt = 0xA0, /* Packet */
  97. Cidpkt = 0xA1, /* Identify Packet Device */
  98. Crsm = 0xC4, /* Read Multiple */
  99. Cwsm = 0xC5, /* Write Multiple */
  100. Csm = 0xC6, /* Set Multiple */
  101. Crdq = 0xC7, /* Read DMA queued */
  102. Crd = 0xC8, /* Read DMA */
  103. Cwd = 0xCA, /* Write DMA */
  104. Cwdq = 0xCC, /* Write DMA queued */
  105. Cstandby = 0xE2, /* Standby */
  106. Cid = 0xEC, /* Identify Device */
  107. Csf = 0xEF, /* Set Features */
  108. };
  109. enum { /* Device Control */
  110. Nien = 0x02, /* (not) Interrupt Enable */
  111. Srst = 0x04, /* Software Reset */
  112. Hob = 0x80, /* High Order Bit [sic] */
  113. };
  114. enum { /* PCI Configuration Registers */
  115. Bmiba = 0x20, /* Bus Master Interface Base Address */
  116. Idetim = 0x40, /* IE Timing */
  117. Sidetim = 0x44, /* Slave IE Timing */
  118. Udmactl = 0x48, /* Ultra DMA/33 Control */
  119. Udmatim = 0x4A, /* Ultra DMA/33 Timing */
  120. };
  121. enum { /* Bus Master IDE I/O Ports */
  122. Bmicx = 0, /* Command */
  123. Bmisx = 2, /* Status */
  124. Bmidtpx = 4, /* Descriptor Table Pointer */
  125. };
  126. enum { /* Bmicx */
  127. Ssbm = 0x01, /* Start/Stop Bus Master */
  128. Rwcon = 0x08, /* Read/Write Control */
  129. };
  130. enum { /* Bmisx */
  131. Bmidea = 0x01, /* Bus Master IDE Active */
  132. Idedmae = 0x02, /* IDE DMA Error (R/WC) */
  133. Ideints = 0x04, /* IDE Interrupt Status (R/WC) */
  134. Dma0cap = 0x20, /* Drive 0 DMA Capable */
  135. Dma1cap = 0x40, /* Drive 0 DMA Capable */
  136. };
  137. enum { /* Physical Region Descriptor */
  138. PrdEOT = 0x80000000, /* End of Transfer */
  139. };
  140. enum { /* offsets into the identify info. */
  141. Iconfig = 0, /* general configuration */
  142. Ilcyl = 1, /* logical cylinders */
  143. Ilhead = 3, /* logical heads */
  144. Ilsec = 6, /* logical sectors per logical track */
  145. Iserial = 10, /* serial number */
  146. Ifirmware = 23, /* firmware revision */
  147. Imodel = 27, /* model number */
  148. Imaxrwm = 47, /* max. read/write multiple sectors */
  149. Icapabilities = 49, /* capabilities */
  150. Istandby = 50, /* device specific standby timer */
  151. Ipiomode = 51, /* PIO data transfer mode number */
  152. Ivalid = 53,
  153. Iccyl = 54, /* cylinders if (valid&0x01) */
  154. Ichead = 55, /* heads if (valid&0x01) */
  155. Icsec = 56, /* sectors if (valid&0x01) */
  156. Iccap = 57, /* capacity if (valid&0x01) */
  157. Irwm = 59, /* read/write multiple */
  158. Ilba = 60, /* LBA size */
  159. Imwdma = 63, /* multiword DMA mode */
  160. Iapiomode = 64, /* advanced PIO modes supported */
  161. Iminmwdma = 65, /* min. multiword DMA cycle time */
  162. Irecmwdma = 66, /* rec. multiword DMA cycle time */
  163. Iminpio = 67, /* min. PIO cycle w/o flow control */
  164. Iminiordy = 68, /* min. PIO cycle with IORDY */
  165. Ipcktbr = 71, /* time from PACKET to bus release */
  166. Iserbsy = 72, /* time from SERVICE to !Bsy */
  167. Iqdepth = 75, /* max. queue depth */
  168. Imajor = 80, /* major version number */
  169. Iminor = 81, /* minor version number */
  170. Icsfs = 82, /* command set/feature supported */
  171. Icsfe = 85, /* command set/feature enabled */
  172. Iudma = 88, /* ultra DMA mode */
  173. Ierase = 89, /* time for security erase */
  174. Ieerase = 90, /* time for enhanced security erase */
  175. Ipower = 91, /* current advanced power management */
  176. Ilba48 = 100, /* 48-bit LBA size (64 bits in 100-103) */
  177. Irmsn = 127, /* removable status notification */
  178. Isecstat = 128, /* security status */
  179. Icfapwr = 160, /* CFA power mode */
  180. Imediaserial = 176, /* current media serial number */
  181. Icksum = 255, /* checksum */
  182. };
  183. enum { /* bit masks for config identify info */
  184. Mpktsz = 0x0003, /* packet command size */
  185. Mincomplete = 0x0004, /* incomplete information */
  186. Mdrq = 0x0060, /* DRQ type */
  187. Mrmdev = 0x0080, /* device is removable */
  188. Mtype = 0x1F00, /* device type */
  189. Mproto = 0x8000, /* command protocol */
  190. };
  191. enum { /* bit masks for capabilities identify info */
  192. Mdma = 0x0100, /* DMA supported */
  193. Mlba = 0x0200, /* LBA supported */
  194. Mnoiordy = 0x0400, /* IORDY may be disabled */
  195. Miordy = 0x0800, /* IORDY supported */
  196. Msoftrst = 0x1000, /* needs soft reset when Bsy */
  197. Mstdby = 0x2000, /* standby supported */
  198. Mqueueing = 0x4000, /* queueing overlap supported */
  199. Midma = 0x8000, /* interleaved DMA supported */
  200. };
  201. enum { /* bit masks for supported/enabled features */
  202. Msmart = 0x0001,
  203. Msecurity = 0x0002,
  204. Mrmmedia = 0x0004,
  205. Mpwrmgmt = 0x0008,
  206. Mpkt = 0x0010,
  207. Mwcache = 0x0020,
  208. Mlookahead = 0x0040,
  209. Mrelirq = 0x0080,
  210. Msvcirq = 0x0100,
  211. Mreset = 0x0200,
  212. Mprotected = 0x0400,
  213. Mwbuf = 0x1000,
  214. Mrbuf = 0x2000,
  215. Mnop = 0x4000,
  216. Mmicrocode = 0x0001,
  217. Mqueued = 0x0002,
  218. Mcfa = 0x0004,
  219. Mapm = 0x0008,
  220. Mnotify = 0x0010,
  221. Mstandby = 0x0020,
  222. Mspinup = 0x0040,
  223. Mmaxsec = 0x0100,
  224. Mautoacoustic = 0x0200,
  225. Maddr48 = 0x0400,
  226. Mdevconfov = 0x0800,
  227. Mflush = 0x1000,
  228. Mflush48 = 0x2000,
  229. Msmarterror = 0x0001,
  230. Msmartselftest = 0x0002,
  231. Mmserial = 0x0004,
  232. Mmpassthru = 0x0008,
  233. Mlogging = 0x0020,
  234. };
  235. typedef struct Ctlr Ctlr;
  236. typedef struct Drive Drive;
  237. typedef struct Prd { /* Physical Region Descriptor */
  238. ulong pa; /* Physical Base Address */
  239. int count;
  240. } Prd;
  241. enum {
  242. BMspan = 64*1024, /* must be power of 2 <= 64*1024 */
  243. Nprd = SDmaxio/BMspan+2,
  244. };
  245. typedef struct Ctlr {
  246. int cmdport;
  247. int ctlport;
  248. int irq;
  249. int tbdf;
  250. int bmiba; /* bus master interface base address */
  251. int maxio; /* sector count transfer maximum */
  252. int span; /* don't span this boundary with dma */
  253. Pcidev* pcidev;
  254. void (*ienable)(Ctlr*);
  255. void (*idisable)(Ctlr*);
  256. SDev* sdev;
  257. Drive* drive[2];
  258. Prd* prdt; /* physical region descriptor table */
  259. void (*irqack)(Ctlr*); /* call to extinguish ICH intrs */
  260. QLock; /* current command */
  261. Drive* curdrive;
  262. int command; /* last command issued (debugging) */
  263. Rendez;
  264. int done;
  265. /* interrupt counts */
  266. ulong intnil; /* no drive */
  267. ulong intbusy; /* controller still busy */
  268. ulong intok; /* normal */
  269. Lock; /* register access */
  270. } Ctlr;
  271. typedef struct Drive {
  272. Ctlr* ctlr;
  273. int dev;
  274. ushort info[256];
  275. int c; /* cylinder */
  276. int h; /* head */
  277. int s; /* sector */
  278. vlong sectors; /* total */
  279. int secsize; /* sector size */
  280. int dma; /* DMA R/W possible */
  281. int dmactl;
  282. int rwm; /* read/write multiple possible */
  283. int rwmctl;
  284. int pkt; /* PACKET device, length of pktcmd */
  285. uchar pktcmd[16];
  286. int pktdma; /* this PACKET command using dma */
  287. uchar sense[18];
  288. uchar inquiry[48];
  289. QLock; /* drive access */
  290. int command; /* current command */
  291. int write;
  292. uchar* data;
  293. int dlen;
  294. uchar* limit;
  295. int count; /* sectors */
  296. int block; /* R/W bytes per block */
  297. int status;
  298. int error;
  299. int flags; /* internal flags */
  300. /* interrupt counts */
  301. ulong intcmd; /* commands */
  302. ulong intrd; /* reads */
  303. ulong intwr; /* writes */
  304. } Drive;
  305. enum { /* internal flags */
  306. Lba48 = 0x1, /* LBA48 mode */
  307. Lba48always = 0x2, /* ... */
  308. };
  309. enum {
  310. Last28 = (1<<28) - 1 - 1, /* all-ones mask is not addressible */
  311. };
  312. static void
  313. pc87415ienable(Ctlr* ctlr)
  314. {
  315. Pcidev *p;
  316. int x;
  317. p = ctlr->pcidev;
  318. if(p == nil)
  319. return;
  320. x = pcicfgr32(p, 0x40);
  321. if(ctlr->cmdport == p->mem[0].bar)
  322. x &= ~0x00000100;
  323. else
  324. x &= ~0x00000200;
  325. pcicfgw32(p, 0x40, x);
  326. }
  327. static void
  328. atadumpstate(Drive* drive, uchar* cmd, vlong lba, int count)
  329. {
  330. Prd *prd;
  331. Pcidev *p;
  332. Ctlr *ctlr;
  333. int i, bmiba;
  334. if(!(DEBUG & DbgSTATE)){
  335. USED(drive, cmd, lba, count);
  336. return;
  337. }
  338. ctlr = drive->ctlr;
  339. print("sdata: command %2.2uX\n", ctlr->command);
  340. print("data %8.8p limit %8.8p dlen %d status %uX error %uX\n",
  341. drive->data, drive->limit, drive->dlen,
  342. drive->status, drive->error);
  343. if(cmd != nil){
  344. print("lba %d -> %lld, count %d -> %d (%d)\n",
  345. (cmd[2]<<24)|(cmd[3]<<16)|(cmd[4]<<8)|cmd[5], lba,
  346. (cmd[7]<<8)|cmd[8], count, drive->count);
  347. }
  348. if(!(inb(ctlr->ctlport+As) & Bsy)){
  349. for(i = 1; i < 7; i++)
  350. print(" 0x%2.2uX", inb(ctlr->cmdport+i));
  351. print(" 0x%2.2uX\n", inb(ctlr->ctlport+As));
  352. }
  353. if(drive->command == Cwd || drive->command == Crd){
  354. bmiba = ctlr->bmiba;
  355. prd = ctlr->prdt;
  356. print("bmicx %2.2uX bmisx %2.2uX prdt %8.8p\n",
  357. inb(bmiba+Bmicx), inb(bmiba+Bmisx), prd);
  358. for(;;){
  359. print("pa 0x%8.8luX count %8.8uX\n",
  360. prd->pa, prd->count);
  361. if(prd->count & PrdEOT)
  362. break;
  363. prd++;
  364. }
  365. }
  366. if(ctlr->pcidev && ctlr->pcidev->vid == 0x8086){
  367. p = ctlr->pcidev;
  368. print("0x40: %4.4uX 0x42: %4.4uX",
  369. pcicfgr16(p, 0x40), pcicfgr16(p, 0x42));
  370. print("0x48: %2.2uX\n", pcicfgr8(p, 0x48));
  371. print("0x4A: %4.4uX\n", pcicfgr16(p, 0x4A));
  372. }
  373. }
  374. static int
  375. atadebug(int cmdport, int ctlport, char* fmt, ...)
  376. {
  377. int i, n;
  378. va_list arg;
  379. char buf[PRINTSIZE];
  380. if(!(DEBUG & DbgPROBE)){
  381. USED(cmdport, ctlport, fmt);
  382. return 0;
  383. }
  384. va_start(arg, fmt);
  385. n = vseprint(buf, buf+sizeof(buf), fmt, arg) - buf;
  386. va_end(arg);
  387. if(cmdport){
  388. if(buf[n-1] == '\n')
  389. n--;
  390. n += snprint(buf+n, PRINTSIZE-n, " ataregs 0x%uX:",
  391. cmdport);
  392. for(i = Features; i < Command; i++)
  393. n += snprint(buf+n, PRINTSIZE-n, " 0x%2.2uX",
  394. inb(cmdport+i));
  395. if(ctlport)
  396. n += snprint(buf+n, PRINTSIZE-n, " 0x%2.2uX",
  397. inb(ctlport+As));
  398. n += snprint(buf+n, PRINTSIZE-n, "\n");
  399. }
  400. putstrn(buf, n);
  401. return n;
  402. }
  403. static int
  404. ataready(int cmdport, int ctlport, int dev, int reset, int ready, int micro)
  405. {
  406. int as;
  407. atadebug(cmdport, ctlport, "ataready: dev %uX reset %uX ready %uX",
  408. dev, reset, ready);
  409. for(;;){
  410. /*
  411. * Wait for the controller to become not busy and
  412. * possibly for a status bit to become true (usually
  413. * Drdy). Must change to the appropriate device
  414. * register set if necessary before testing for ready.
  415. * Always run through the loop at least once so it
  416. * can be used as a test for !Bsy.
  417. */
  418. as = inb(ctlport+As);
  419. if(as & reset){
  420. /* nothing to do */
  421. }
  422. else if(dev){
  423. outb(cmdport+Dh, dev);
  424. dev = 0;
  425. }
  426. else if(ready == 0 || (as & ready)){
  427. atadebug(0, 0, "ataready: %d 0x%2.2uX\n", micro, as);
  428. return as;
  429. }
  430. if(micro-- <= 0){
  431. atadebug(0, 0, "ataready: %d 0x%2.2uX\n", micro, as);
  432. break;
  433. }
  434. microdelay(1);
  435. }
  436. atadebug(cmdport, ctlport, "ataready: timeout");
  437. return -1;
  438. }
  439. /*
  440. static int
  441. atacsf(Drive* drive, vlong csf, int supported)
  442. {
  443. ushort *info;
  444. int cmdset, i, x;
  445. if(supported)
  446. info = &drive->info[Icsfs];
  447. else
  448. info = &drive->info[Icsfe];
  449. for(i = 0; i < 3; i++){
  450. x = (csf>>(16*i)) & 0xFFFF;
  451. if(x == 0)
  452. continue;
  453. cmdset = info[i];
  454. if(cmdset == 0 || cmdset == 0xFFFF)
  455. return 0;
  456. return cmdset & x;
  457. }
  458. return 0;
  459. }
  460. */
  461. static int
  462. atadone(void* arg)
  463. {
  464. return ((Ctlr*)arg)->done;
  465. }
  466. static int
  467. atarwmmode(Drive* drive, int cmdport, int ctlport, int dev)
  468. {
  469. int as, maxrwm, rwm;
  470. maxrwm = (drive->info[Imaxrwm] & 0xFF);
  471. if(maxrwm == 0)
  472. return 0;
  473. /*
  474. * Sometimes drives come up with the current count set
  475. * to 0; if so, set a suitable value, otherwise believe
  476. * the value in Irwm if the 0x100 bit is set.
  477. */
  478. if(drive->info[Irwm] & 0x100)
  479. rwm = (drive->info[Irwm] & 0xFF);
  480. else
  481. rwm = 0;
  482. if(rwm == 0)
  483. rwm = maxrwm;
  484. if(rwm > 16)
  485. rwm = 16;
  486. if(ataready(cmdport, ctlport, dev, Bsy|Drq, Drdy, 102*1000) < 0)
  487. return 0;
  488. outb(cmdport+Count, rwm);
  489. outb(cmdport+Command, Csm);
  490. microdelay(1);
  491. as = ataready(cmdport, ctlport, 0, Bsy, Drdy|Df|Err, 1000);
  492. inb(cmdport+Status);
  493. if(as < 0 || (as & (Df|Err)))
  494. return 0;
  495. drive->rwm = rwm;
  496. return rwm;
  497. }
  498. static int
  499. atadmamode(Drive* drive)
  500. {
  501. int dma;
  502. /*
  503. * Check if any DMA mode enabled.
  504. * Assumes the BIOS has picked and enabled the best.
  505. * This is completely passive at the moment, no attempt is
  506. * made to ensure the hardware is correctly set up.
  507. */
  508. dma = drive->info[Imwdma] & 0x0707;
  509. drive->dma = (dma>>8) & dma;
  510. if(drive->dma == 0 && (drive->info[Ivalid] & 0x04)){
  511. dma = drive->info[Iudma] & 0x7F7F;
  512. drive->dma = (dma>>8) & dma;
  513. if(drive->dma)
  514. drive->dma |= 'U'<<16;
  515. }
  516. return dma;
  517. }
  518. static int
  519. ataidentify(int cmdport, int ctlport, int dev, int pkt, void* info)
  520. {
  521. int as, command, drdy;
  522. if(pkt){
  523. command = Cidpkt;
  524. drdy = 0;
  525. }
  526. else{
  527. command = Cid;
  528. drdy = Drdy;
  529. }
  530. as = ataready(cmdport, ctlport, dev, Bsy|Drq, drdy, 103*1000);
  531. if(as < 0)
  532. return as;
  533. outb(cmdport+Command, command);
  534. microdelay(1);
  535. as = ataready(cmdport, ctlport, 0, Bsy, Drq|Err, 400*1000);
  536. if(as < 0)
  537. return -1;
  538. if(as & Err)
  539. return as;
  540. memset(info, 0, 512);
  541. inss(cmdport+Data, info, 256);
  542. inb(cmdport+Status);
  543. if(DEBUG & DbgIDENTIFY){
  544. int i;
  545. ushort *sp;
  546. sp = (ushort*)info;
  547. for(i = 0; i < 256; i++){
  548. if(i && (i%16) == 0)
  549. print("\n");
  550. print(" %4.4uX", *sp);
  551. sp++;
  552. }
  553. print("\n");
  554. }
  555. return 0;
  556. }
  557. static Drive*
  558. atadrive(int cmdport, int ctlport, int dev)
  559. {
  560. Drive *drive;
  561. int as, i, pkt;
  562. uchar buf[512], *p;
  563. ushort iconfig, *sp;
  564. atadebug(0, 0, "identify: port 0x%uX dev 0x%2.2uX\n", cmdport, dev);
  565. pkt = 1;
  566. retry:
  567. as = ataidentify(cmdport, ctlport, dev, pkt, buf);
  568. if(as < 0)
  569. return nil;
  570. if(as & Err){
  571. if(pkt == 0)
  572. return nil;
  573. pkt = 0;
  574. goto retry;
  575. }
  576. if((drive = malloc(sizeof(Drive))) == nil)
  577. return nil;
  578. drive->dev = dev;
  579. memmove(drive->info, buf, sizeof(drive->info));
  580. drive->sense[0] = 0x70;
  581. drive->sense[7] = sizeof(drive->sense)-7;
  582. drive->inquiry[2] = 2;
  583. drive->inquiry[3] = 2;
  584. drive->inquiry[4] = sizeof(drive->inquiry)-4;
  585. p = &drive->inquiry[8];
  586. sp = &drive->info[Imodel];
  587. for(i = 0; i < 20; i++){
  588. *p++ = *sp>>8;
  589. *p++ = *sp++;
  590. }
  591. drive->secsize = 512;
  592. /*
  593. * Beware the CompactFlash Association feature set.
  594. * Now, why this value in Iconfig just walks all over the bit
  595. * definitions used in the other parts of the ATA/ATAPI standards
  596. * is a mystery and a sign of true stupidity on someone's part.
  597. * Anyway, the standard says if this value is 0x848A then it's
  598. * CompactFlash and it's NOT a packet device.
  599. */
  600. iconfig = drive->info[Iconfig];
  601. if(iconfig != 0x848A && (iconfig & 0xC000) == 0x8000){
  602. if(iconfig & 0x01)
  603. drive->pkt = 16;
  604. else
  605. drive->pkt = 12;
  606. }
  607. else{
  608. if(drive->info[Ivalid] & 0x0001){
  609. drive->c = drive->info[Iccyl];
  610. drive->h = drive->info[Ichead];
  611. drive->s = drive->info[Icsec];
  612. }
  613. else{
  614. drive->c = drive->info[Ilcyl];
  615. drive->h = drive->info[Ilhead];
  616. drive->s = drive->info[Ilsec];
  617. }
  618. if(drive->info[Icapabilities] & Mlba){
  619. if(drive->info[Icsfs+1] & Maddr48){
  620. drive->sectors = drive->info[Ilba48]
  621. | (drive->info[Ilba48+1]<<16)
  622. | ((vlong)drive->info[Ilba48+2]<<32);
  623. drive->flags |= Lba48;
  624. }
  625. else{
  626. drive->sectors = (drive->info[Ilba+1]<<16)
  627. |drive->info[Ilba];
  628. }
  629. drive->dev |= Lba;
  630. }
  631. else
  632. drive->sectors = drive->c*drive->h*drive->s;
  633. atarwmmode(drive, cmdport, ctlport, dev);
  634. }
  635. atadmamode(drive);
  636. if(DEBUG & DbgCONFIG){
  637. print("dev %2.2uX port %uX config %4.4uX capabilities %4.4uX",
  638. dev, cmdport, iconfig, drive->info[Icapabilities]);
  639. print(" mwdma %4.4uX", drive->info[Imwdma]);
  640. if(drive->info[Ivalid] & 0x04)
  641. print(" udma %4.4uX", drive->info[Iudma]);
  642. print(" dma %8.8uX rwm %ud", drive->dma, drive->rwm);
  643. if(drive->flags&Lba48)
  644. print("\tLLBA sectors %lld", drive->sectors);
  645. print("\n");
  646. }
  647. return drive;
  648. }
  649. static void
  650. atasrst(int ctlport)
  651. {
  652. /*
  653. * Srst is a big stick and may cause problems if further
  654. * commands are tried before the drives become ready again.
  655. * Also, there will be problems here if overlapped commands
  656. * are ever supported.
  657. */
  658. microdelay(5);
  659. outb(ctlport+Dc, Srst);
  660. microdelay(5);
  661. outb(ctlport+Dc, 0);
  662. microdelay(2*1000);
  663. }
  664. static SDev*
  665. ataprobe(int cmdport, int ctlport, int irq)
  666. {
  667. Ctlr* ctlr;
  668. SDev *sdev;
  669. Drive *drive;
  670. int dev, error, rhi, rlo;
  671. static int nonlegacy = 'C';
  672. if(ioalloc(cmdport, 8, 0, "atacmd") < 0) {
  673. print("ataprobe: Cannot allocate %X\n", cmdport);
  674. return nil;
  675. }
  676. if(ioalloc(ctlport+As, 1, 0, "atactl") < 0){
  677. print("ataprobe: Cannot allocate %X\n", ctlport + As);
  678. iofree(cmdport);
  679. return nil;
  680. }
  681. /*
  682. * Try to detect a floating bus.
  683. * Bsy should be cleared. If not, see if the cylinder registers
  684. * are read/write capable.
  685. * If the master fails, try the slave to catch slave-only
  686. * configurations.
  687. * There's no need to restore the tested registers as they will
  688. * be reset on any detected drives by the Cedd command.
  689. * All this indicates is that there is at least one drive on the
  690. * controller; when the non-existent drive is selected in a
  691. * single-drive configuration the registers of the existing drive
  692. * are often seen, only command execution fails.
  693. */
  694. dev = Dev0;
  695. if(inb(ctlport+As) & Bsy){
  696. outb(cmdport+Dh, dev);
  697. microdelay(1);
  698. trydev1:
  699. atadebug(cmdport, ctlport, "ataprobe bsy");
  700. outb(cmdport+Cyllo, 0xAA);
  701. outb(cmdport+Cylhi, 0x55);
  702. outb(cmdport+Sector, 0xFF);
  703. rlo = inb(cmdport+Cyllo);
  704. rhi = inb(cmdport+Cylhi);
  705. if(rlo != 0xAA && (rlo == 0xFF || rhi != 0x55)){
  706. if(dev == Dev1){
  707. release:
  708. iofree(cmdport);
  709. iofree(ctlport+As);
  710. return nil;
  711. }
  712. dev = Dev1;
  713. if(ataready(cmdport, ctlport, dev, Bsy, 0, 20*1000) < 0)
  714. goto trydev1;
  715. }
  716. }
  717. /*
  718. * Disable interrupts on any detected controllers.
  719. */
  720. outb(ctlport+Dc, Nien);
  721. tryedd1:
  722. if(ataready(cmdport, ctlport, dev, Bsy|Drq, 0, 105*1000) < 0){
  723. /*
  724. * There's something there, but it didn't come up clean,
  725. * so try hitting it with a big stick. The timing here is
  726. * wrong but this is a last-ditch effort and it sometimes
  727. * gets some marginal hardware back online.
  728. */
  729. atasrst(ctlport);
  730. if(ataready(cmdport, ctlport, dev, Bsy|Drq, 0, 106*1000) < 0)
  731. goto release;
  732. }
  733. /*
  734. * Can only get here if controller is not busy.
  735. * If there are drives Bsy will be set within 400nS,
  736. * must wait 2mS before testing Status.
  737. * Wait for the command to complete (6 seconds max).
  738. */
  739. outb(cmdport+Command, Cedd);
  740. delay(2);
  741. if(ataready(cmdport, ctlport, dev, Bsy|Drq, 0, 6*1000*1000) < 0)
  742. goto release;
  743. /*
  744. * If bit 0 of the error register is set then the selected drive
  745. * exists. This is enough to detect single-drive configurations.
  746. * However, if the master exists there is no way short of executing
  747. * a command to determine if a slave is present.
  748. * It appears possible to get here testing Dev0 although it doesn't
  749. * exist and the EDD won't take, so try again with Dev1.
  750. */
  751. error = inb(cmdport+Error);
  752. atadebug(cmdport, ctlport, "ataprobe: dev %uX", dev);
  753. if((error & ~0x80) != 0x01){
  754. if(dev == Dev1)
  755. goto release;
  756. dev = Dev1;
  757. goto tryedd1;
  758. }
  759. /*
  760. * At least one drive is known to exist, try to
  761. * identify it. If that fails, don't bother checking
  762. * any further.
  763. * If the one drive found is Dev0 and the EDD command
  764. * didn't indicate Dev1 doesn't exist, check for it.
  765. */
  766. if((drive = atadrive(cmdport, ctlport, dev)) == nil)
  767. goto release;
  768. if((ctlr = malloc(sizeof(Ctlr))) == nil){
  769. free(drive);
  770. goto release;
  771. }
  772. memset(ctlr, 0, sizeof(Ctlr));
  773. if((sdev = malloc(sizeof(SDev))) == nil){
  774. free(ctlr);
  775. free(drive);
  776. goto release;
  777. }
  778. memset(sdev, 0, sizeof(SDev));
  779. drive->ctlr = ctlr;
  780. if(dev == Dev0){
  781. ctlr->drive[0] = drive;
  782. if(!(error & 0x80)){
  783. /*
  784. * Always leave Dh pointing to a valid drive,
  785. * otherwise a subsequent call to ataready on
  786. * this controller may try to test a bogus Status.
  787. * Ataprobe is the only place possibly invalid
  788. * drives should be selected.
  789. */
  790. drive = atadrive(cmdport, ctlport, Dev1);
  791. if(drive != nil){
  792. drive->ctlr = ctlr;
  793. ctlr->drive[1] = drive;
  794. }
  795. else{
  796. outb(cmdport+Dh, Dev0);
  797. microdelay(1);
  798. }
  799. }
  800. }
  801. else
  802. ctlr->drive[1] = drive;
  803. ctlr->cmdport = cmdport;
  804. ctlr->ctlport = ctlport;
  805. ctlr->irq = irq;
  806. ctlr->tbdf = BUSUNKNOWN;
  807. ctlr->command = Cedd; /* debugging */
  808. switch(cmdport){
  809. default:
  810. sdev->idno = nonlegacy;
  811. break;
  812. case 0x1F0:
  813. sdev->idno = 'C';
  814. nonlegacy = 'E';
  815. break;
  816. case 0x170:
  817. sdev->idno = 'D';
  818. nonlegacy = 'E';
  819. break;
  820. }
  821. sdev->ifc = &sdataifc;
  822. sdev->ctlr = ctlr;
  823. sdev->nunit = 2;
  824. ctlr->sdev = sdev;
  825. return sdev;
  826. }
  827. static void
  828. ataclear(SDev *sdev)
  829. {
  830. Ctlr* ctlr;
  831. ctlr = sdev->ctlr;
  832. iofree(ctlr->cmdport);
  833. iofree(ctlr->ctlport + As);
  834. if (ctlr->drive[0])
  835. free(ctlr->drive[0]);
  836. if (ctlr->drive[1])
  837. free(ctlr->drive[1]);
  838. if (sdev->name)
  839. free(sdev->name);
  840. if (sdev->unitflg)
  841. free(sdev->unitflg);
  842. if (sdev->unit)
  843. free(sdev->unit);
  844. free(ctlr);
  845. free(sdev);
  846. }
  847. static char *
  848. atastat(SDev *sdev, char *p, char *e)
  849. {
  850. Ctlr *ctlr = sdev->ctlr;
  851. return seprint(p, e, "%s ata port %X ctl %X irq %d "
  852. "intr-ok %lud intr-busy %lud intr-nil-drive %lud\n",
  853. sdev->name, ctlr->cmdport, ctlr->ctlport, ctlr->irq,
  854. ctlr->intok, ctlr->intbusy, ctlr->intnil);
  855. }
  856. static SDev*
  857. ataprobew(DevConf *cf)
  858. {
  859. char *p;
  860. ISAConf isa;
  861. if (cf->nports != 2)
  862. error(Ebadarg);
  863. memset(&isa, 0, sizeof isa);
  864. isa.port = cf->ports[0].port;
  865. isa.irq = cf->intnum;
  866. if((p=strchr(cf->type, '/')) == nil || pcmspecial(p+1, &isa) < 0)
  867. error("cannot find controller");
  868. return ataprobe(cf->ports[0].port, cf->ports[1].port, cf->intnum);
  869. }
  870. /*
  871. * These are duplicated with sdsetsense, etc., in devsd.c, but
  872. * those assume that the disk is not SCSI while in fact here
  873. * ata drives are not SCSI but ATAPI ones kind of are.
  874. */
  875. static int
  876. atasetsense(Drive* drive, int status, int key, int asc, int ascq)
  877. {
  878. drive->sense[2] = key;
  879. drive->sense[12] = asc;
  880. drive->sense[13] = ascq;
  881. return status;
  882. }
  883. static int
  884. atamodesense(Drive* drive, uchar* cmd)
  885. {
  886. int len;
  887. /*
  888. * Fake a vendor-specific request with page code 0,
  889. * return the drive info.
  890. */
  891. if((cmd[2] & 0x3F) != 0 && (cmd[2] & 0x3F) != 0x3F)
  892. return atasetsense(drive, SDcheck, 0x05, 0x24, 0);
  893. len = (cmd[7]<<8)|cmd[8];
  894. if(len == 0)
  895. return SDok;
  896. if(len < 8+sizeof(drive->info))
  897. return atasetsense(drive, SDcheck, 0x05, 0x1A, 0);
  898. if(drive->data == nil || drive->dlen < len)
  899. return atasetsense(drive, SDcheck, 0x05, 0x20, 1);
  900. memset(drive->data, 0, 8);
  901. drive->data[0] = sizeof(drive->info)>>8;
  902. drive->data[1] = sizeof(drive->info);
  903. memmove(drive->data+8, drive->info, sizeof(drive->info));
  904. drive->data += 8+sizeof(drive->info);
  905. return SDok;
  906. }
  907. static int
  908. atastandby(Drive* drive, int period)
  909. {
  910. Ctlr* ctlr;
  911. int cmdport, done;
  912. ctlr = drive->ctlr;
  913. drive->command = Cstandby;
  914. qlock(ctlr);
  915. cmdport = ctlr->cmdport;
  916. ilock(ctlr);
  917. outb(cmdport+Count, period);
  918. outb(cmdport+Dh, drive->dev);
  919. ctlr->done = 0;
  920. ctlr->curdrive = drive;
  921. ctlr->command = Cstandby; /* debugging */
  922. outb(cmdport+Command, Cstandby);
  923. iunlock(ctlr);
  924. while(waserror())
  925. ;
  926. tsleep(ctlr, atadone, ctlr, 60*1000);
  927. poperror();
  928. done = ctlr->done;
  929. qunlock(ctlr);
  930. if(!done || (drive->status & Err))
  931. return atasetsense(drive, SDcheck, 4, 8, drive->error);
  932. return SDok;
  933. }
  934. static void
  935. atanop(Drive* drive, int subcommand)
  936. {
  937. Ctlr* ctlr;
  938. int as, cmdport, ctlport, timeo;
  939. /*
  940. * Attempt to abort a command by using NOP.
  941. * In response, the drive is supposed to set Abrt
  942. * in the Error register, set (Drdy|Err) in Status
  943. * and clear Bsy when done. However, some drives
  944. * (e.g. ATAPI Zip) just go Bsy then clear Status
  945. * when done, hence the timeout loop only on Bsy
  946. * and the forced setting of drive->error.
  947. */
  948. ctlr = drive->ctlr;
  949. cmdport = ctlr->cmdport;
  950. outb(cmdport+Features, subcommand);
  951. outb(cmdport+Dh, drive->dev);
  952. ctlr->command = Cnop; /* debugging */
  953. outb(cmdport+Command, Cnop);
  954. microdelay(1);
  955. ctlport = ctlr->ctlport;
  956. for(timeo = 0; timeo < 1000; timeo++){
  957. as = inb(ctlport+As);
  958. if(!(as & Bsy))
  959. break;
  960. microdelay(1);
  961. }
  962. drive->error |= Abrt;
  963. }
  964. static void
  965. ataabort(Drive* drive, int dolock)
  966. {
  967. /*
  968. * If NOP is available (packet commands) use it otherwise
  969. * must try a software reset.
  970. */
  971. if(dolock)
  972. ilock(drive->ctlr);
  973. if(drive->info[Icsfs] & Mnop)
  974. atanop(drive, 0);
  975. else{
  976. atasrst(drive->ctlr->ctlport);
  977. drive->error |= Abrt;
  978. }
  979. if(dolock)
  980. iunlock(drive->ctlr);
  981. }
  982. static int
  983. atadmasetup(Drive* drive, int len)
  984. {
  985. Prd *prd;
  986. ulong pa;
  987. Ctlr *ctlr;
  988. int bmiba, bmisx, count, i, span;
  989. ctlr = drive->ctlr;
  990. pa = PCIWADDR(drive->data);
  991. if(pa & 0x03)
  992. return -1;
  993. /*
  994. * Sometimes drives identify themselves as being DMA capable
  995. * although they are not on a busmastering controller.
  996. */
  997. prd = ctlr->prdt;
  998. if(prd == nil){
  999. drive->dmactl = 0;
  1000. print("disabling dma: not on a busmastering controller\n");
  1001. return -1;
  1002. }
  1003. for(i = 0; len && i < Nprd; i++){
  1004. prd->pa = pa;
  1005. span = ROUNDUP(pa, ctlr->span);
  1006. if(span == pa)
  1007. span += ctlr->span;
  1008. count = span - pa;
  1009. if(count >= len){
  1010. prd->count = PrdEOT|len;
  1011. break;
  1012. }
  1013. prd->count = count;
  1014. len -= count;
  1015. pa += count;
  1016. prd++;
  1017. }
  1018. if(i == Nprd)
  1019. (prd-1)->count |= PrdEOT;
  1020. bmiba = ctlr->bmiba;
  1021. outl(bmiba+Bmidtpx, PCIWADDR(ctlr->prdt));
  1022. if(drive->write)
  1023. outb(ctlr->bmiba+Bmicx, 0);
  1024. else
  1025. outb(ctlr->bmiba+Bmicx, Rwcon);
  1026. bmisx = inb(bmiba+Bmisx);
  1027. outb(bmiba+Bmisx, bmisx|Ideints|Idedmae);
  1028. return 0;
  1029. }
  1030. static void
  1031. atadmastart(Ctlr* ctlr, int write)
  1032. {
  1033. if(write)
  1034. outb(ctlr->bmiba+Bmicx, Ssbm);
  1035. else
  1036. outb(ctlr->bmiba+Bmicx, Rwcon|Ssbm);
  1037. }
  1038. static int
  1039. atadmastop(Ctlr* ctlr)
  1040. {
  1041. int bmiba;
  1042. bmiba = ctlr->bmiba;
  1043. outb(bmiba+Bmicx, inb(bmiba+Bmicx) & ~Ssbm);
  1044. return inb(bmiba+Bmisx);
  1045. }
  1046. static void
  1047. atadmainterrupt(Drive* drive, int count)
  1048. {
  1049. Ctlr* ctlr;
  1050. int bmiba, bmisx;
  1051. ctlr = drive->ctlr;
  1052. bmiba = ctlr->bmiba;
  1053. bmisx = inb(bmiba+Bmisx);
  1054. switch(bmisx & (Ideints|Idedmae|Bmidea)){
  1055. case Bmidea:
  1056. /*
  1057. * Data transfer still in progress, nothing to do
  1058. * (this should never happen).
  1059. */
  1060. return;
  1061. case Ideints:
  1062. case Ideints|Bmidea:
  1063. /*
  1064. * Normal termination, tidy up.
  1065. */
  1066. drive->data += count;
  1067. break;
  1068. default:
  1069. /*
  1070. * What's left are error conditions (memory transfer
  1071. * problem) and the device is not done but the PRD is
  1072. * exhausted. For both cases must somehow tell the
  1073. * drive to abort.
  1074. */
  1075. ataabort(drive, 0);
  1076. break;
  1077. }
  1078. atadmastop(ctlr);
  1079. ctlr->done = 1;
  1080. }
  1081. static void
  1082. atapktinterrupt(Drive* drive)
  1083. {
  1084. Ctlr* ctlr;
  1085. int cmdport, len, sts;
  1086. ctlr = drive->ctlr;
  1087. cmdport = ctlr->cmdport;
  1088. sts = inb(cmdport+Ir) & (/*Rel|*/ Io|Cd);
  1089. /* a default case is impossible since all cases are enumerated */
  1090. switch(sts){
  1091. case Cd: /* write cmd */
  1092. outss(cmdport+Data, drive->pktcmd, drive->pkt/2);
  1093. break;
  1094. case 0: /* write data */
  1095. len = (inb(cmdport+Bytehi)<<8)|inb(cmdport+Bytelo);
  1096. if(drive->data+len > drive->limit){
  1097. atanop(drive, 0);
  1098. break;
  1099. }
  1100. outss(cmdport+Data, drive->data, len/2);
  1101. drive->data += len;
  1102. break;
  1103. case Io: /* read data */
  1104. len = (inb(cmdport+Bytehi)<<8)|inb(cmdport+Bytelo);
  1105. if(drive->data+len > drive->limit){
  1106. atanop(drive, 0);
  1107. break;
  1108. }
  1109. inss(cmdport+Data, drive->data, len/2);
  1110. drive->data += len;
  1111. break;
  1112. case Io|Cd: /* read cmd */
  1113. if(drive->pktdma)
  1114. atadmainterrupt(drive, drive->dlen);
  1115. else
  1116. ctlr->done = 1;
  1117. break;
  1118. }
  1119. if(sts & Cd)
  1120. drive->intcmd++;
  1121. if(sts & Io)
  1122. drive->intrd++;
  1123. else
  1124. drive->intwr++;
  1125. }
  1126. static int
  1127. atapktio(Drive* drive, uchar* cmd, int clen)
  1128. {
  1129. Ctlr *ctlr;
  1130. int as, cmdport, ctlport, len, r, timeo;
  1131. if(cmd[0] == 0x5A && (cmd[2] & 0x3F) == 0)
  1132. return atamodesense(drive, cmd);
  1133. r = SDok;
  1134. drive->command = Cpkt;
  1135. memmove(drive->pktcmd, cmd, clen);
  1136. memset(drive->pktcmd+clen, 0, drive->pkt-clen);
  1137. drive->limit = drive->data+drive->dlen;
  1138. ctlr = drive->ctlr;
  1139. cmdport = ctlr->cmdport;
  1140. ctlport = ctlr->ctlport;
  1141. qlock(ctlr);
  1142. as = ataready(cmdport, ctlport, drive->dev, Bsy|Drq, Drdy, 107*1000);
  1143. /* used to test as&Chk as failure too, but some CD readers use that for media change */
  1144. if(as < 0){
  1145. qunlock(ctlr);
  1146. return -1;
  1147. }
  1148. ilock(ctlr);
  1149. if(drive->dlen && drive->dmactl && !atadmasetup(drive, drive->dlen))
  1150. drive->pktdma = Dma;
  1151. else
  1152. drive->pktdma = 0;
  1153. outb(cmdport+Features, drive->pktdma);
  1154. outb(cmdport+Count, 0);
  1155. outb(cmdport+Sector, 0);
  1156. len = 16*drive->secsize;
  1157. outb(cmdport+Bytelo, len);
  1158. outb(cmdport+Bytehi, len>>8);
  1159. outb(cmdport+Dh, drive->dev);
  1160. ctlr->done = 0;
  1161. ctlr->curdrive = drive;
  1162. ctlr->command = Cpkt; /* debugging */
  1163. if(drive->pktdma)
  1164. atadmastart(ctlr, drive->write);
  1165. outb(cmdport+Command, Cpkt);
  1166. if((drive->info[Iconfig] & Mdrq) != 0x0020){
  1167. microdelay(1);
  1168. as = ataready(cmdport, ctlport, 0, Bsy, Drq|Chk, 4*1000);
  1169. if(as < 0 || (as & (Bsy|Chk))){
  1170. drive->status = as<0 ? 0 : as;
  1171. ctlr->curdrive = nil;
  1172. ctlr->done = 1;
  1173. r = SDtimeout;
  1174. }else
  1175. atapktinterrupt(drive);
  1176. }
  1177. iunlock(ctlr);
  1178. while(waserror())
  1179. ;
  1180. if(!drive->pktdma)
  1181. sleep(ctlr, atadone, ctlr);
  1182. else for(timeo = 0; !ctlr->done; timeo++){
  1183. tsleep(ctlr, atadone, ctlr, 1000);
  1184. if(ctlr->done)
  1185. break;
  1186. ilock(ctlr);
  1187. atadmainterrupt(drive, 0);
  1188. if(!drive->error && timeo > 20){
  1189. ataabort(drive, 0);
  1190. atadmastop(ctlr);
  1191. drive->dmactl = 0;
  1192. drive->error |= Abrt;
  1193. }
  1194. if(drive->error){
  1195. drive->status |= Chk;
  1196. ctlr->curdrive = nil;
  1197. }
  1198. iunlock(ctlr);
  1199. }
  1200. poperror();
  1201. qunlock(ctlr);
  1202. if(drive->status & Chk)
  1203. r = SDcheck;
  1204. return r;
  1205. }
  1206. static uchar cmd48[256] = {
  1207. [Crs] Crs48,
  1208. [Crd] Crd48,
  1209. [Crdq] Crdq48,
  1210. [Crsm] Crsm48,
  1211. [Cws] Cws48,
  1212. [Cwd] Cwd48,
  1213. [Cwdq] Cwdq48,
  1214. [Cwsm] Cwsm48,
  1215. };
  1216. static int
  1217. atageniostart(Drive* drive, uvlong lba)
  1218. {
  1219. Ctlr *ctlr;
  1220. uchar cmd;
  1221. int as, c, cmdport, ctlport, h, len, s, use48;
  1222. use48 = 0;
  1223. if((drive->flags&Lba48always) || lba > Last28 || drive->count > 256){
  1224. if(!(drive->flags & Lba48))
  1225. return -1;
  1226. use48 = 1;
  1227. c = h = s = 0;
  1228. }
  1229. else if(drive->dev & Lba){
  1230. c = (lba>>8) & 0xFFFF;
  1231. h = (lba>>24) & 0x0F;
  1232. s = lba & 0xFF;
  1233. }
  1234. else{
  1235. c = lba/(drive->s*drive->h);
  1236. h = ((lba/drive->s) % drive->h);
  1237. s = (lba % drive->s) + 1;
  1238. }
  1239. ctlr = drive->ctlr;
  1240. cmdport = ctlr->cmdport;
  1241. ctlport = ctlr->ctlport;
  1242. if(ataready(cmdport, ctlport, drive->dev, Bsy|Drq, Drdy, 101*1000) < 0)
  1243. return -1;
  1244. ilock(ctlr);
  1245. if(drive->dmactl && !atadmasetup(drive, drive->count*drive->secsize)){
  1246. if(drive->write)
  1247. drive->command = Cwd;
  1248. else
  1249. drive->command = Crd;
  1250. }
  1251. else if(drive->rwmctl){
  1252. drive->block = drive->rwm*drive->secsize;
  1253. if(drive->write)
  1254. drive->command = Cwsm;
  1255. else
  1256. drive->command = Crsm;
  1257. }
  1258. else{
  1259. drive->block = drive->secsize;
  1260. if(drive->write)
  1261. drive->command = Cws;
  1262. else
  1263. drive->command = Crs;
  1264. }
  1265. drive->limit = drive->data + drive->count*drive->secsize;
  1266. cmd = drive->command;
  1267. if(use48){
  1268. outb(cmdport+Count, drive->count>>8);
  1269. outb(cmdport+Count, drive->count);
  1270. outb(cmdport+Lbalo, lba>>24);
  1271. outb(cmdport+Lbalo, lba);
  1272. outb(cmdport+Lbamid, lba>>32);
  1273. outb(cmdport+Lbamid, lba>>8);
  1274. outb(cmdport+Lbahi, lba>>40);
  1275. outb(cmdport+Lbahi, lba>>16);
  1276. outb(cmdport+Dh, drive->dev|Lba);
  1277. cmd = cmd48[cmd];
  1278. if(DEBUG & Dbg48BIT)
  1279. print("using 48-bit commands\n");
  1280. }
  1281. else{
  1282. outb(cmdport+Count, drive->count);
  1283. outb(cmdport+Sector, s);
  1284. outb(cmdport+Cyllo, c);
  1285. outb(cmdport+Cylhi, c>>8);
  1286. outb(cmdport+Dh, drive->dev|h);
  1287. }
  1288. ctlr->done = 0;
  1289. ctlr->curdrive = drive;
  1290. ctlr->command = drive->command; /* debugging */
  1291. outb(cmdport+Command, cmd);
  1292. switch(drive->command){
  1293. case Cws:
  1294. case Cwsm:
  1295. microdelay(1);
  1296. /* 10*1000 for flash ide drives - maybe detect them? */
  1297. as = ataready(cmdport, ctlport, 0, Bsy, Drq|Err, 10*1000);
  1298. if(as < 0 || (as & Err)){
  1299. iunlock(ctlr);
  1300. return -1;
  1301. }
  1302. len = drive->block;
  1303. if(drive->data+len > drive->limit)
  1304. len = drive->limit-drive->data;
  1305. outss(cmdport+Data, drive->data, len/2);
  1306. break;
  1307. case Crd:
  1308. case Cwd:
  1309. atadmastart(ctlr, drive->write);
  1310. break;
  1311. }
  1312. iunlock(ctlr);
  1313. return 0;
  1314. }
  1315. static int
  1316. atagenioretry(Drive* drive)
  1317. {
  1318. if(drive->dmactl){
  1319. drive->dmactl = 0;
  1320. print("atagenioretry: disabling dma\n");
  1321. }
  1322. else if(drive->rwmctl)
  1323. drive->rwmctl = 0;
  1324. else
  1325. return atasetsense(drive, SDcheck, 4, 8, drive->error);
  1326. return SDretry;
  1327. }
  1328. static int
  1329. atagenio(Drive* drive, uchar* cmd, int clen)
  1330. {
  1331. uchar *p;
  1332. Ctlr *ctlr;
  1333. vlong lba, len;
  1334. int count, maxio;
  1335. /*
  1336. * Map SCSI commands into ATA commands for discs.
  1337. * Fail any command with a LUN except INQUIRY which
  1338. * will return 'logical unit not supported'.
  1339. */
  1340. if((cmd[1]>>5) && cmd[0] != 0x12)
  1341. return atasetsense(drive, SDcheck, 0x05, 0x25, 0);
  1342. switch(cmd[0]){
  1343. default:
  1344. return atasetsense(drive, SDcheck, 0x05, 0x20, 0);
  1345. case 0x00: /* test unit ready */
  1346. return SDok;
  1347. case 0x03: /* request sense */
  1348. if(cmd[4] < sizeof(drive->sense))
  1349. len = cmd[4];
  1350. else
  1351. len = sizeof(drive->sense);
  1352. if(drive->data && drive->dlen >= len){
  1353. memmove(drive->data, drive->sense, len);
  1354. drive->data += len;
  1355. }
  1356. return SDok;
  1357. case 0x12: /* inquiry */
  1358. if(cmd[4] < sizeof(drive->inquiry))
  1359. len = cmd[4];
  1360. else
  1361. len = sizeof(drive->inquiry);
  1362. if(drive->data && drive->dlen >= len){
  1363. memmove(drive->data, drive->inquiry, len);
  1364. drive->data += len;
  1365. }
  1366. return SDok;
  1367. case 0x1B: /* start/stop unit */
  1368. /*
  1369. * NOP for now, can use the power management feature
  1370. * set later.
  1371. */
  1372. return SDok;
  1373. case 0x25: /* read capacity */
  1374. if((cmd[1] & 0x01) || cmd[2] || cmd[3])
  1375. return atasetsense(drive, SDcheck, 0x05, 0x24, 0);
  1376. if(drive->data == nil || drive->dlen < 8)
  1377. return atasetsense(drive, SDcheck, 0x05, 0x20, 1);
  1378. /*
  1379. * Read capacity returns the LBA of the last sector.
  1380. */
  1381. len = drive->sectors-1;
  1382. p = drive->data;
  1383. *p++ = len>>24;
  1384. *p++ = len>>16;
  1385. *p++ = len>>8;
  1386. *p++ = len;
  1387. len = drive->secsize;
  1388. *p++ = len>>24;
  1389. *p++ = len>>16;
  1390. *p++ = len>>8;
  1391. *p = len;
  1392. drive->data += 8;
  1393. return SDok;
  1394. case 0x9E: /* long read capacity */
  1395. if((cmd[1] & 0x01) || cmd[2] || cmd[3])
  1396. return atasetsense(drive, SDcheck, 0x05, 0x24, 0);
  1397. if(drive->data == nil || drive->dlen < 8)
  1398. return atasetsense(drive, SDcheck, 0x05, 0x20, 1);
  1399. /*
  1400. * Read capacity returns the LBA of the last sector.
  1401. */
  1402. len = drive->sectors-1;
  1403. p = drive->data;
  1404. *p++ = len>>56;
  1405. *p++ = len>>48;
  1406. *p++ = len>>40;
  1407. *p++ = len>>32;
  1408. *p++ = len>>24;
  1409. *p++ = len>>16;
  1410. *p++ = len>>8;
  1411. *p++ = len;
  1412. len = drive->secsize;
  1413. *p++ = len>>24;
  1414. *p++ = len>>16;
  1415. *p++ = len>>8;
  1416. *p = len;
  1417. drive->data += 12;
  1418. return SDok;
  1419. case 0x28: /* read */
  1420. case 0x88:
  1421. case 0x2a: /* write */
  1422. case 0x8a:
  1423. break;
  1424. case 0x5A:
  1425. return atamodesense(drive, cmd);
  1426. }
  1427. ctlr = drive->ctlr;
  1428. if(clen == 16){
  1429. /* ata commands only go to 48-bit lba */
  1430. if(cmd[2] || cmd[3])
  1431. return atasetsense(drive, SDcheck, 3, 0xc, 2);
  1432. lba = (uvlong)cmd[4]<<40 | (uvlong)cmd[5]<<32;
  1433. lba |= cmd[6]<<24 | cmd[7]<<16 | cmd[8]<<8 | cmd[9];
  1434. count = cmd[10]<<24 | cmd[11]<<16 | cmd[12]<<8 | cmd[13];
  1435. }else{
  1436. lba = cmd[2]<<24 | cmd[3]<<16 | cmd[4]<<8 | cmd[5];
  1437. count = cmd[7]<<8 | cmd[8];
  1438. }
  1439. if(drive->data == nil)
  1440. return SDok;
  1441. if(drive->dlen < count*drive->secsize)
  1442. count = drive->dlen/drive->secsize;
  1443. qlock(ctlr);
  1444. if(ctlr->maxio)
  1445. maxio = ctlr->maxio;
  1446. else if(drive->flags & Lba48)
  1447. maxio = 65536;
  1448. else
  1449. maxio = 256;
  1450. while(count){
  1451. if(count > maxio)
  1452. drive->count = maxio;
  1453. else
  1454. drive->count = count;
  1455. if(atageniostart(drive, lba)){
  1456. ilock(ctlr);
  1457. atanop(drive, 0);
  1458. iunlock(ctlr);
  1459. qunlock(ctlr);
  1460. return atagenioretry(drive);
  1461. }
  1462. while(waserror())
  1463. ;
  1464. tsleep(ctlr, atadone, ctlr, 60*1000);
  1465. poperror();
  1466. if(!ctlr->done){
  1467. /*
  1468. * What should the above timeout be? In
  1469. * standby and sleep modes it could take as
  1470. * long as 30 seconds for a drive to respond.
  1471. * Very hard to get out of this cleanly.
  1472. */
  1473. atadumpstate(drive, cmd, lba, count);
  1474. ataabort(drive, 1);
  1475. qunlock(ctlr);
  1476. return atagenioretry(drive);
  1477. }
  1478. if(drive->status & Err){
  1479. qunlock(ctlr);
  1480. return atasetsense(drive, SDcheck, 4, 8, drive->error);
  1481. }
  1482. count -= drive->count;
  1483. lba += drive->count;
  1484. }
  1485. qunlock(ctlr);
  1486. return SDok;
  1487. }
  1488. static int
  1489. atario(SDreq* r)
  1490. {
  1491. Ctlr *ctlr;
  1492. Drive *drive;
  1493. SDunit *unit;
  1494. uchar cmd10[10], *cmdp, *p;
  1495. int clen, reqstatus, status;
  1496. unit = r->unit;
  1497. if((ctlr = unit->dev->ctlr) == nil || ctlr->drive[unit->subno] == nil){
  1498. r->status = SDtimeout;
  1499. return SDtimeout;
  1500. }
  1501. drive = ctlr->drive[unit->subno];
  1502. /*
  1503. * Most SCSI commands can be passed unchanged except for
  1504. * the padding on the end. The few which require munging
  1505. * are not used internally. Mode select/sense(6) could be
  1506. * converted to the 10-byte form but it's not worth the
  1507. * effort. Read/write(6) are easy.
  1508. */
  1509. switch(r->cmd[0]){
  1510. case 0x08: /* read */
  1511. case 0x0A: /* write */
  1512. cmdp = cmd10;
  1513. memset(cmdp, 0, sizeof(cmd10));
  1514. cmdp[0] = r->cmd[0]|0x20;
  1515. cmdp[1] = r->cmd[1] & 0xE0;
  1516. cmdp[5] = r->cmd[3];
  1517. cmdp[4] = r->cmd[2];
  1518. cmdp[3] = r->cmd[1] & 0x0F;
  1519. cmdp[8] = r->cmd[4];
  1520. clen = sizeof(cmd10);
  1521. break;
  1522. default:
  1523. cmdp = r->cmd;
  1524. clen = r->clen;
  1525. break;
  1526. }
  1527. qlock(drive);
  1528. retry:
  1529. drive->write = r->write;
  1530. drive->data = r->data;
  1531. drive->dlen = r->dlen;
  1532. drive->status = 0;
  1533. drive->error = 0;
  1534. if(drive->pkt)
  1535. status = atapktio(drive, cmdp, clen);
  1536. else
  1537. status = atagenio(drive, cmdp, clen);
  1538. if(status == SDretry){
  1539. if(DbgDEBUG)
  1540. print("%s: retry: dma %8.8uX rwm %4.4uX\n",
  1541. unit->name, drive->dmactl, drive->rwmctl);
  1542. goto retry;
  1543. }
  1544. if(status == SDok){
  1545. atasetsense(drive, SDok, 0, 0, 0);
  1546. if(drive->data){
  1547. p = r->data;
  1548. r->rlen = drive->data - p;
  1549. }
  1550. else
  1551. r->rlen = 0;
  1552. }
  1553. else if(status == SDcheck && !(r->flags & SDnosense)){
  1554. drive->write = 0;
  1555. memset(cmd10, 0, sizeof(cmd10));
  1556. cmd10[0] = 0x03;
  1557. cmd10[1] = r->lun<<5;
  1558. cmd10[4] = sizeof(r->sense)-1;
  1559. drive->data = r->sense;
  1560. drive->dlen = sizeof(r->sense)-1;
  1561. drive->status = 0;
  1562. drive->error = 0;
  1563. if(drive->pkt)
  1564. reqstatus = atapktio(drive, cmd10, 6);
  1565. else
  1566. reqstatus = atagenio(drive, cmd10, 6);
  1567. if(reqstatus == SDok){
  1568. r->flags |= SDvalidsense;
  1569. atasetsense(drive, SDok, 0, 0, 0);
  1570. }
  1571. }
  1572. qunlock(drive);
  1573. r->status = status;
  1574. if(status != SDok)
  1575. return status;
  1576. /*
  1577. * Fix up any results.
  1578. * Many ATAPI CD-ROMs ignore the LUN field completely and
  1579. * return valid INQUIRY data. Patch the response to indicate
  1580. * 'logical unit not supported' if the LUN is non-zero.
  1581. */
  1582. switch(cmdp[0]){
  1583. case 0x12: /* inquiry */
  1584. if((p = r->data) == nil)
  1585. break;
  1586. if((cmdp[1]>>5) && (!drive->pkt || (p[0] & 0x1F) == 0x05))
  1587. p[0] = 0x7F;
  1588. /*FALLTHROUGH*/
  1589. default:
  1590. break;
  1591. }
  1592. return SDok;
  1593. }
  1594. /* interrupt ack hack for intel ich controllers */
  1595. static void
  1596. ichirqack(Ctlr *ctlr)
  1597. {
  1598. int bmiba;
  1599. bmiba = ctlr->bmiba;
  1600. if(bmiba)
  1601. outb(bmiba+Bmisx, inb(bmiba+Bmisx));
  1602. }
  1603. static void
  1604. atainterrupt(Ureg*, void* arg)
  1605. {
  1606. Ctlr *ctlr;
  1607. Drive *drive;
  1608. int cmdport, len, status;
  1609. ctlr = arg;
  1610. ilock(ctlr);
  1611. if(inb(ctlr->ctlport+As) & Bsy){
  1612. ctlr->intbusy++;
  1613. iunlock(ctlr);
  1614. if(DEBUG & DbgBsy)
  1615. print("IBsy+");
  1616. return;
  1617. }
  1618. cmdport = ctlr->cmdport;
  1619. status = inb(cmdport+Status);
  1620. if((drive = ctlr->curdrive) == nil){
  1621. ctlr->intnil++;
  1622. if(ctlr->irqack != nil)
  1623. ctlr->irqack(ctlr);
  1624. iunlock(ctlr);
  1625. if((DEBUG & DbgINL) && ctlr->command != Cedd)
  1626. print("Inil%2.2uX+", ctlr->command);
  1627. return;
  1628. }
  1629. ctlr->intok++;
  1630. if(status & Err)
  1631. drive->error = inb(cmdport+Error);
  1632. else switch(drive->command){
  1633. default:
  1634. drive->error = Abrt;
  1635. break;
  1636. case Crs:
  1637. case Crsm:
  1638. drive->intrd++;
  1639. if(!(status & Drq)){
  1640. drive->error = Abrt;
  1641. break;
  1642. }
  1643. len = drive->block;
  1644. if(drive->data+len > drive->limit)
  1645. len = drive->limit-drive->data;
  1646. inss(cmdport+Data, drive->data, len/2);
  1647. drive->data += len;
  1648. if(drive->data >= drive->limit)
  1649. ctlr->done = 1;
  1650. break;
  1651. case Cws:
  1652. case Cwsm:
  1653. drive->intwr++;
  1654. len = drive->block;
  1655. if(drive->data+len > drive->limit)
  1656. len = drive->limit-drive->data;
  1657. drive->data += len;
  1658. if(drive->data >= drive->limit){
  1659. ctlr->done = 1;
  1660. break;
  1661. }
  1662. if(!(status & Drq)){
  1663. drive->error = Abrt;
  1664. break;
  1665. }
  1666. len = drive->block;
  1667. if(drive->data+len > drive->limit)
  1668. len = drive->limit-drive->data;
  1669. outss(cmdport+Data, drive->data, len/2);
  1670. break;
  1671. case Cpkt:
  1672. atapktinterrupt(drive);
  1673. break;
  1674. case Crd:
  1675. drive->intrd++;
  1676. /* fall through */
  1677. case Cwd:
  1678. if (drive->command == Cwd)
  1679. drive->intwr++;
  1680. atadmainterrupt(drive, drive->count*drive->secsize);
  1681. break;
  1682. case Cstandby:
  1683. ctlr->done = 1;
  1684. break;
  1685. }
  1686. if(ctlr->irqack != nil)
  1687. ctlr->irqack(ctlr);
  1688. iunlock(ctlr);
  1689. if(drive->error){
  1690. status |= Err;
  1691. ctlr->done = 1;
  1692. }
  1693. if(ctlr->done){
  1694. ctlr->curdrive = nil;
  1695. drive->status = status;
  1696. wakeup(ctlr);
  1697. }
  1698. }
  1699. static SDev*
  1700. atapnp(void)
  1701. {
  1702. Ctlr *ctlr;
  1703. Pcidev *p;
  1704. SDev *legacy[2], *sdev, *head, *tail;
  1705. int channel, ispc87415, maxio, pi, r, span;
  1706. void (*irqack)(Ctlr*);
  1707. irqack = nil;
  1708. legacy[0] = legacy[1] = head = tail = nil;
  1709. if(sdev = ataprobe(0x1F0, 0x3F4, IrqATA0)){
  1710. head = tail = sdev;
  1711. legacy[0] = sdev;
  1712. }
  1713. if(sdev = ataprobe(0x170, 0x374, IrqATA1)){
  1714. if(head != nil)
  1715. tail->next = sdev;
  1716. else
  1717. head = sdev;
  1718. tail = sdev;
  1719. legacy[1] = sdev;
  1720. }
  1721. p = nil;
  1722. while(p = pcimatch(p, 0, 0)){
  1723. /*
  1724. * Look for devices with the correct class and sub-class
  1725. * code and known device and vendor ID; add native-mode
  1726. * channels to the list to be probed, save info for the
  1727. * compatibility mode channels.
  1728. * Note that the legacy devices should not be considered
  1729. * PCI devices by the interrupt controller.
  1730. * For both native and legacy, save info for busmastering
  1731. * if capable.
  1732. * Promise Ultra ATA/66 (PDC20262) appears to
  1733. * 1) give a sub-class of 'other mass storage controller'
  1734. * instead of 'IDE controller', regardless of whether it's
  1735. * the only controller or not;
  1736. * 2) put 0 in the programming interface byte (probably
  1737. * as a consequence of 1) above).
  1738. * Sub-class code 0x04 is 'RAID controller', e.g. VIA VT8237.
  1739. */
  1740. if(p->ccrb != 0x01)
  1741. continue;
  1742. if(p->ccru != 0x01 && p->ccru != 0x04 && p->ccru != 0x80)
  1743. continue;
  1744. pi = p->ccrp;
  1745. ispc87415 = 0;
  1746. maxio = 0;
  1747. span = BMspan;
  1748. switch((p->did<<16)|p->vid){
  1749. default:
  1750. continue;
  1751. case (0x0002<<16)|0x100B: /* NS PC87415 */
  1752. /*
  1753. * Disable interrupts on both channels until
  1754. * after they are probed for drives.
  1755. * This must be called before interrupts are
  1756. * enabled because the IRQ may be shared.
  1757. */
  1758. ispc87415 = 1;
  1759. pcicfgw32(p, 0x40, 0x00000300);
  1760. break;
  1761. case (0x1000<<16)|0x1042: /* PC-Tech RZ1000 */
  1762. /*
  1763. * Turn off prefetch. Overkill, but cheap.
  1764. */
  1765. r = pcicfgr32(p, 0x40);
  1766. r &= ~0x2000;
  1767. pcicfgw32(p, 0x40, r);
  1768. break;
  1769. case (0x4379<<16)|0x1002: /* ATI SB400 SATA*/
  1770. case (0x437a<<16)|0x1002: /* ATI SB400 SATA */
  1771. case (0x439c<<16)|0x1002: /* ATI 439c SATA*/
  1772. case (0x3373<<16)|0x105A: /* Promise 20378 RAID */
  1773. case (0x4D30<<16)|0x105A: /* Promise PDC202xx */
  1774. case (0x4D38<<16)|0x105A: /* Promise PDC20262 */
  1775. case (0x4D68<<16)|0x105A: /* Promise PDC20268 */
  1776. case (0x4D69<<16)|0x105A: /* Promise Ultra/133 TX2 */
  1777. case (0x3112<<16)|0x1095: /* SiI 3112 SATA/RAID */
  1778. case (0x3149<<16)|0x1106: /* VIA VT8237 SATA/RAID */
  1779. maxio = 15;
  1780. span = 8*1024;
  1781. /*FALLTHROUGH*/
  1782. case (0x0680<<16)|0x1095: /* SiI 0680/680A PATA133 ATAPI/RAID */
  1783. case (0x3114<<16)|0x1095: /* SiI 3114 SATA/RAID */
  1784. pi = 0x85;
  1785. break;
  1786. case (0x0004<<16)|0x1103: /* HighPoint HPT366 */
  1787. pi = 0x85;
  1788. /*
  1789. * Turn off fast interrupt prediction.
  1790. */
  1791. if((r = pcicfgr8(p, 0x51)) & 0x80)
  1792. pcicfgw8(p, 0x51, r & ~0x80);
  1793. if((r = pcicfgr8(p, 0x55)) & 0x80)
  1794. pcicfgw8(p, 0x55, r & ~0x80);
  1795. break;
  1796. case (0x0640<<16)|0x1095: /* CMD 640B */
  1797. /*
  1798. * Bugfix code here...
  1799. */
  1800. break;
  1801. case (0x7441<<16)|0x1022: /* AMD 768 */
  1802. /*
  1803. * Set:
  1804. * 0x41 prefetch, postwrite;
  1805. * 0x43 FIFO configuration 1/2 and 1/2;
  1806. * 0x44 status register read retry;
  1807. * 0x46 DMA read and end of sector flush.
  1808. */
  1809. r = pcicfgr8(p, 0x41);
  1810. pcicfgw8(p, 0x41, r|0xF0);
  1811. r = pcicfgr8(p, 0x43);
  1812. pcicfgw8(p, 0x43, (r & 0x90)|0x2A);
  1813. r = pcicfgr8(p, 0x44);
  1814. pcicfgw8(p, 0x44, r|0x08);
  1815. r = pcicfgr8(p, 0x46);
  1816. pcicfgw8(p, 0x46, (r & 0x0C)|0xF0);
  1817. /*FALLTHROUGH*/
  1818. case (0x7401<<16)|0x1022: /* AMD 755 Cobra */
  1819. case (0x7409<<16)|0x1022: /* AMD 756 Viper */
  1820. case (0x7410<<16)|0x1022: /* AMD 766 Viper Plus */
  1821. case (0x7469<<16)|0x1022: /* AMD 3111 */
  1822. /*
  1823. * This can probably be lumped in with the 768 above.
  1824. */
  1825. /*FALLTHROUGH*/
  1826. case (0x209A<<16)|0x1022: /* AMD CS5536 */
  1827. case (0x01BC<<16)|0x10DE: /* nVidia nForce1 */
  1828. case (0x0065<<16)|0x10DE: /* nVidia nForce2 */
  1829. case (0x0085<<16)|0x10DE: /* nVidia nForce2 MCP */
  1830. case (0x00E3<<16)|0x10DE: /* nVidia nForce2 250 SATA */
  1831. case (0x00D5<<16)|0x10DE: /* nVidia nForce3 */
  1832. case (0x00E5<<16)|0x10DE: /* nVidia nForce3 Pro */
  1833. case (0x00EE<<16)|0x10DE: /* nVidia nForce3 250 SATA */
  1834. case (0x0035<<16)|0x10DE: /* nVidia nForce3 MCP */
  1835. case (0x0053<<16)|0x10DE: /* nVidia nForce4 */
  1836. case (0x0054<<16)|0x10DE: /* nVidia nForce4 SATA */
  1837. case (0x0055<<16)|0x10DE: /* nVidia nForce4 SATA */
  1838. case (0x0266<<16)|0x10DE: /* nVidia nForce4 430 SATA */
  1839. case (0x0267<<16)|0x10DE: /* nVidia nForce 55 MCP SATA */
  1840. case (0x03EC<<16)|0x10DE: /* nVidia nForce 61 MCP SATA */
  1841. case (0x0448<<16)|0x10DE: /* nVidia nForce 65 MCP SATA */
  1842. case (0x0560<<16)|0x10DE: /* nVidia nForce 69 MCP SATA */
  1843. /*
  1844. * Ditto, although it may have a different base
  1845. * address for the registers (0x50?).
  1846. */
  1847. /*FALLTHROUGH*/
  1848. case (0x4376<<16)|0x1002: /* ATI SB400 PATA */
  1849. case (0x438c<<16)|0x1002: /* ATI SB600 PATA */
  1850. break;
  1851. case (0x0211<<16)|0x1166: /* ServerWorks IB6566 */
  1852. {
  1853. Pcidev *sb;
  1854. sb = pcimatch(nil, 0x1166, 0x0200);
  1855. if(sb == nil)
  1856. break;
  1857. r = pcicfgr32(sb, 0x64);
  1858. r &= ~0x2000;
  1859. pcicfgw32(sb, 0x64, r);
  1860. }
  1861. span = 32*1024;
  1862. break;
  1863. case (0x0502<<17)|0x100B: /* NS SC1100/SCx200 */
  1864. case (0x5229<<16)|0x10B9: /* ALi M1543 */
  1865. case (0x5288<<16)|0x10B9: /* ALi M5288 SATA */
  1866. case (0x5513<<16)|0x1039: /* SiS 962 */
  1867. case (0x0646<<16)|0x1095: /* CMD 646 */
  1868. case (0x0571<<16)|0x1106: /* VIA 82C686 */
  1869. case (0x2363<<16)|0x197b: /* JMicron SATA */
  1870. break; /* TODO: verify that this should be here; wasn't in original patch */
  1871. case (0x1230<<16)|0x8086: /* 82371FB (PIIX) */
  1872. case (0x7010<<16)|0x8086: /* 82371SB (PIIX3) */
  1873. case (0x7111<<16)|0x8086: /* 82371[AE]B (PIIX4[E]) */
  1874. case (0x2411<<16)|0x8086: /* 82801AA (ICH) */
  1875. case (0x2421<<16)|0x8086: /* 82801AB (ICH0) */
  1876. case (0x244A<<16)|0x8086: /* 82801BA (ICH2, Mobile) */
  1877. case (0x244B<<16)|0x8086: /* 82801BA (ICH2, High-End) */
  1878. case (0x248A<<16)|0x8086: /* 82801CA (ICH3, Mobile) */
  1879. case (0x248B<<16)|0x8086: /* 82801CA (ICH3, High-End) */
  1880. case (0x24CA<<16)|0x8086: /* 82801DBM (ICH4, Mobile) */
  1881. case (0x24CB<<16)|0x8086: /* 82801DB (ICH4, High-End) */
  1882. case (0x24D1<<16)|0x8086: /* 82801EB/ER (ICH5 High-End) */
  1883. case (0x24DB<<16)|0x8086: /* 82801EB (ICH5) */
  1884. case (0x25A3<<16)|0x8086: /* 6300ESB (E7210) */
  1885. case (0x2653<<16)|0x8086: /* 82801FBM (ICH6M) */
  1886. case (0x266F<<16)|0x8086: /* 82801FB (ICH6) */
  1887. case (0x27DF<<16)|0x8086: /* 82801G SATA (ICH7) */
  1888. case (0x27C0<<16)|0x8086: /* 82801GB SATA AHCI (ICH7) */
  1889. // case (0x27C4<<16)|0x8086: /* 82801GBM SATA (ICH7) */
  1890. case (0x27C5<<16)|0x8086: /* 82801GBM SATA AHCI (ICH7) */
  1891. case (0x2920<<16)|0x8086: /* 82801(IB)/IR/IH/IO SATA IDE (ICH9) */
  1892. case (0x3a20<<16)|0x8086: /* 82801JI (ICH10) */
  1893. case (0x3a26<<16)|0x8086: /* 82801JI (ICH10) */
  1894. irqack = ichirqack;
  1895. break;
  1896. }
  1897. for(channel = 0; channel < 2; channel++){
  1898. if(pi & (1<<(2*channel))){
  1899. sdev = ataprobe(p->mem[0+2*channel].bar & ~0x01,
  1900. p->mem[1+2*channel].bar & ~0x01,
  1901. p->intl);
  1902. if(sdev == nil)
  1903. continue;
  1904. ctlr = sdev->ctlr;
  1905. if(ispc87415) {
  1906. ctlr->ienable = pc87415ienable;
  1907. print("pc87415disable: not yet implemented\n");
  1908. }
  1909. if(head != nil)
  1910. tail->next = sdev;
  1911. else
  1912. head = sdev;
  1913. tail = sdev;
  1914. ctlr->tbdf = p->tbdf;
  1915. }
  1916. else if((sdev = legacy[channel]) == nil)
  1917. continue;
  1918. else
  1919. ctlr = sdev->ctlr;
  1920. ctlr->pcidev = p;
  1921. ctlr->maxio = maxio;
  1922. ctlr->span = span;
  1923. ctlr->irqack = irqack;
  1924. if(!(pi & 0x80))
  1925. continue;
  1926. ctlr->bmiba = (p->mem[4].bar & ~0x01) + channel*8;
  1927. }
  1928. }
  1929. if(0){
  1930. int port;
  1931. ISAConf isa;
  1932. /*
  1933. * Hack for PCMCIA drives.
  1934. * This will be tidied once we figure out how the whole
  1935. * removeable device thing is going to work.
  1936. */
  1937. memset(&isa, 0, sizeof(isa));
  1938. isa.port = 0x180; /* change this for your machine */
  1939. isa.irq = 11; /* change this for your machine */
  1940. port = isa.port+0x0C;
  1941. channel = pcmspecial("MK2001MPL", &isa);
  1942. if(channel == -1)
  1943. channel = pcmspecial("SunDisk", &isa);
  1944. if(channel == -1){
  1945. isa.irq = 10;
  1946. channel = pcmspecial("CF", &isa);
  1947. }
  1948. if(channel == -1){
  1949. isa.irq = 10;
  1950. channel = pcmspecial("OLYMPUS", &isa);
  1951. }
  1952. if(channel == -1){
  1953. port = isa.port+0x204;
  1954. channel = pcmspecial("ATA/ATAPI", &isa);
  1955. }
  1956. if(channel >= 0 && (sdev = ataprobe(isa.port, port, isa.irq)) != nil){
  1957. if(head != nil)
  1958. tail->next = sdev;
  1959. else
  1960. head = sdev;
  1961. }
  1962. }
  1963. return head;
  1964. }
  1965. static SDev*
  1966. atalegacy(int port, int irq)
  1967. {
  1968. return ataprobe(port, port+0x204, irq);
  1969. }
  1970. static int
  1971. ataenable(SDev* sdev)
  1972. {
  1973. Ctlr *ctlr;
  1974. char name[32];
  1975. ctlr = sdev->ctlr;
  1976. if(ctlr->bmiba){
  1977. #define ALIGN (4 * 1024)
  1978. if(ctlr->pcidev != nil)
  1979. pcisetbme(ctlr->pcidev);
  1980. ctlr->prdt = mallocalign(Nprd*sizeof(Prd), 4, 0, 4*1024);
  1981. if(ctlr->prdt == nil)
  1982. error(Enomem);
  1983. }
  1984. snprint(name, sizeof(name), "%s (%s)", sdev->name, sdev->ifc->name);
  1985. intrenable(ctlr->irq, atainterrupt, ctlr, ctlr->tbdf, name);
  1986. outb(ctlr->ctlport+Dc, 0);
  1987. if(ctlr->ienable)
  1988. ctlr->ienable(ctlr);
  1989. return 1;
  1990. }
  1991. static int
  1992. atadisable(SDev *sdev)
  1993. {
  1994. Ctlr *ctlr;
  1995. char name[32];
  1996. ctlr = sdev->ctlr;
  1997. outb(ctlr->ctlport+Dc, Nien); /* disable interrupts */
  1998. if (ctlr->idisable)
  1999. ctlr->idisable(ctlr);
  2000. snprint(name, sizeof(name), "%s (%s)", sdev->name, sdev->ifc->name);
  2001. intrdisable(ctlr->irq, atainterrupt, ctlr, ctlr->tbdf, name);
  2002. if (ctlr->bmiba) {
  2003. if (ctlr->pcidev)
  2004. pciclrbme(ctlr->pcidev);
  2005. free(ctlr->prdt);
  2006. }
  2007. return 0;
  2008. }
  2009. static int
  2010. atarctl(SDunit* unit, char* p, int l)
  2011. {
  2012. int n;
  2013. Ctlr *ctlr;
  2014. Drive *drive;
  2015. if((ctlr = unit->dev->ctlr) == nil || ctlr->drive[unit->subno] == nil)
  2016. return 0;
  2017. drive = ctlr->drive[unit->subno];
  2018. qlock(drive);
  2019. n = snprint(p, l, "config %4.4uX capabilities %4.4uX",
  2020. drive->info[Iconfig], drive->info[Icapabilities]);
  2021. if(drive->dma)
  2022. n += snprint(p+n, l-n, " dma %8.8uX dmactl %8.8uX",
  2023. drive->dma, drive->dmactl);
  2024. if(drive->rwm)
  2025. n += snprint(p+n, l-n, " rwm %ud rwmctl %ud",
  2026. drive->rwm, drive->rwmctl);
  2027. if(drive->flags&Lba48)
  2028. n += snprint(p+n, l-n, " lba48always %s",
  2029. (drive->flags&Lba48always) ? "on" : "off");
  2030. n += snprint(p+n, l-n, "\n");
  2031. n += snprint(p+n, l-n, "interrupts read %lud write %lud cmds %lud\n",
  2032. drive->intrd, drive->intwr, drive->intcmd);
  2033. if(drive->sectors){
  2034. n += snprint(p+n, l-n, "geometry %lld %d",
  2035. drive->sectors, drive->secsize);
  2036. if(drive->pkt == 0)
  2037. n += snprint(p+n, l-n, " %d %d %d",
  2038. drive->c, drive->h, drive->s);
  2039. n += snprint(p+n, l-n, "\n");
  2040. }
  2041. qunlock(drive);
  2042. return n;
  2043. }
  2044. static int
  2045. atawctl(SDunit* unit, Cmdbuf* cb)
  2046. {
  2047. int period;
  2048. Ctlr *ctlr;
  2049. Drive *drive;
  2050. if((ctlr = unit->dev->ctlr) == nil || ctlr->drive[unit->subno] == nil)
  2051. return 0;
  2052. drive = ctlr->drive[unit->subno];
  2053. qlock(drive);
  2054. if(waserror()){
  2055. qunlock(drive);
  2056. nexterror();
  2057. }
  2058. /*
  2059. * Dma and rwm control is passive at the moment,
  2060. * i.e. it is assumed that the hardware is set up
  2061. * correctly already either by the BIOS or when
  2062. * the drive was initially identified.
  2063. */
  2064. if(strcmp(cb->f[0], "dma") == 0){
  2065. if(cb->nf != 2 || drive->dma == 0)
  2066. error(Ebadctl);
  2067. if(strcmp(cb->f[1], "on") == 0)
  2068. drive->dmactl = drive->dma;
  2069. else if(strcmp(cb->f[1], "off") == 0)
  2070. drive->dmactl = 0;
  2071. else
  2072. error(Ebadctl);
  2073. }
  2074. else if(strcmp(cb->f[0], "rwm") == 0){
  2075. if(cb->nf != 2 || drive->rwm == 0)
  2076. error(Ebadctl);
  2077. if(strcmp(cb->f[1], "on") == 0)
  2078. drive->rwmctl = drive->rwm;
  2079. else if(strcmp(cb->f[1], "off") == 0)
  2080. drive->rwmctl = 0;
  2081. else
  2082. error(Ebadctl);
  2083. }
  2084. else if(strcmp(cb->f[0], "standby") == 0){
  2085. switch(cb->nf){
  2086. default:
  2087. error(Ebadctl);
  2088. case 2:
  2089. period = strtol(cb->f[1], 0, 0);
  2090. if(period && (period < 30 || period > 240*5))
  2091. error(Ebadctl);
  2092. period /= 5;
  2093. break;
  2094. }
  2095. if(atastandby(drive, period) != SDok)
  2096. error(Ebadctl);
  2097. }
  2098. else if(strcmp(cb->f[0], "lba48always") == 0){
  2099. if(cb->nf != 2 || !(drive->flags&Lba48))
  2100. error(Ebadctl);
  2101. if(strcmp(cb->f[1], "on") == 0)
  2102. drive->flags |= Lba48always;
  2103. else if(strcmp(cb->f[1], "off") == 0)
  2104. drive->flags &= ~Lba48always;
  2105. else
  2106. error(Ebadctl);
  2107. }
  2108. else
  2109. error(Ebadctl);
  2110. qunlock(drive);
  2111. poperror();
  2112. return 0;
  2113. }
  2114. SDifc sdataifc = {
  2115. "ata", /* name */
  2116. atapnp, /* pnp */
  2117. atalegacy, /* legacy */
  2118. ataenable, /* enable */
  2119. atadisable, /* disable */
  2120. scsiverify, /* verify */
  2121. scsionline, /* online */
  2122. atario, /* rio */
  2123. atarctl, /* rctl */
  2124. atawctl, /* wctl */
  2125. scsibio, /* bio */
  2126. ataprobew, /* probe */
  2127. ataclear, /* clear */
  2128. atastat, /* rtopctl */
  2129. nil, /* wtopctl */
  2130. };