ether8169.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955
  1. /*
  2. * Realtek RTL8110S/8169S.
  3. * Mostly there. There are some magic register values used
  4. * which are not described in any datasheet or driver but seem
  5. * to be necessary.
  6. * Why is the Fovf descriptor bit set for every received packet?
  7. * Occasionally the hardware indicates an input TCP checksum error
  8. * although the higher-level software seems to check the packet OK?
  9. * No tuning has been done. Only tested on an RTL8110S, there
  10. * are slight differences between the chips in the series so some
  11. * tweaks may be needed.
  12. */
  13. #include "u.h"
  14. #include "lib.h"
  15. #include "mem.h"
  16. #include "dat.h"
  17. #include "fns.h"
  18. #include "io.h"
  19. typedef struct QLock { int r; } QLock;
  20. #define qlock(i) while(0)
  21. #define qunlock(i) while(0)
  22. #define iallocb allocb
  23. #define iprint print
  24. #define mallocalign(n, a, o, s) ialloc((n), (a))
  25. #include "etherif.h"
  26. #include "ethermii.h"
  27. enum { /* registers */
  28. Idr0 = 0x00, /* MAC address */
  29. Mar0 = 0x08, /* Multicast address */
  30. Dtccr = 0x10, /* Dump Tally Counter Command */
  31. Tnpds = 0x20, /* Transmit Normal Priority Descriptors */
  32. Thpds = 0x28, /* Transmit High Priority Descriptors */
  33. Flash = 0x30, /* Flash Memory Read/Write */
  34. Erbcr = 0x34, /* Early Receive Byte Count */
  35. Ersr = 0x36, /* Early Receive Status */
  36. Cr = 0x37, /* Command Register */
  37. Tppoll = 0x38, /* Transmit Priority Polling */
  38. Imr = 0x3C, /* Interrupt Mask */
  39. Isr = 0x3E, /* Interrupt Status */
  40. Tcr = 0x40, /* Transmit Configuration */
  41. Rcr = 0x44, /* Receive Configuration */
  42. Tctr = 0x48, /* Timer Count */
  43. Mpc = 0x4C, /* Missed Packet Counter */
  44. Cr9346 = 0x50, /* 9346 Command Register */
  45. Config0 = 0x51, /* Configuration Register 0 */
  46. Config1 = 0x52, /* Configuration Register 1 */
  47. Config2 = 0x53, /* Configuration Register 2 */
  48. Config3 = 0x54, /* Configuration Register 3 */
  49. Config4 = 0x55, /* Configuration Register 4 */
  50. Config5 = 0x56, /* Configuration Register 5 */
  51. Timerint = 0x58, /* Timer Interrupt */
  52. Mulint = 0x5C, /* Multiple Interrupt Select */
  53. Phyar = 0x60, /* PHY Access */
  54. Tbicsr0 = 0x64, /* TBI Control and Status */
  55. Tbianar = 0x68, /* TBI Auto-Negotiation Advertisment */
  56. Tbilpar = 0x6A, /* TBI Auto-Negotiation Link Partner */
  57. Phystatus = 0x6C, /* PHY Status */
  58. Rms = 0xDA, /* Receive Packet Maximum Size */
  59. Cplusc = 0xE0, /* C+ Command */
  60. Rdsar = 0xE4, /* Receive Descriptor Start Address */
  61. Mtps = 0xEC, /* Max. Transmit Packet Size */
  62. };
  63. enum { /* Dtccr */
  64. Cmd = 0x00000008, /* Command */
  65. };
  66. enum { /* Cr */
  67. Te = 0x04, /* Transmitter Enable */
  68. Re = 0x08, /* Receiver Enable */
  69. Rst = 0x10, /* Software Reset */
  70. };
  71. enum { /* Tppoll */
  72. Fswint = 0x01, /* Forced Software Interrupt */
  73. Npq = 0x40, /* Normal Priority Queue polling */
  74. Hpq = 0x80, /* High Priority Queue polling */
  75. };
  76. enum { /* Imr/Isr */
  77. Rok = 0x0001, /* Receive OK */
  78. Rer = 0x0002, /* Receive Error */
  79. Tok = 0x0004, /* Transmit OK */
  80. Ter = 0x0008, /* Transmit Error */
  81. Rdu = 0x0010, /* Receive Descriptor Unavailable */
  82. Punlc = 0x0020, /* Packet Underrun or Link Change */
  83. Fovw = 0x0040, /* Receive FIFO Overflow */
  84. Tdu = 0x0080, /* Transmit Descriptor Unavailable */
  85. Swint = 0x0100, /* Software Interrupt */
  86. Timeout = 0x4000, /* Timer */
  87. Serr = 0x8000, /* System Error */
  88. };
  89. enum { /* Tcr */
  90. MtxdmaSHIFT = 8, /* Max. DMA Burst Size */
  91. MtxdmaMASK = 0x00000700,
  92. Mtxdmaunlimited = 0x00000700,
  93. Acrc = 0x00010000, /* Append CRC (not) */
  94. Lbk0 = 0x00020000, /* Loopback Test 0 */
  95. Lbk1 = 0x00040000, /* Loopback Test 1 */
  96. Ifg2 = 0x00080000, /* Interframe Gap 2 */
  97. HwveridSHIFT = 23, /* Hardware Version ID */
  98. HwveridMASK = 0x7C800000,
  99. Macv01 = 0x00000000, /* RTL8169 */
  100. Macv02 = 0x00800000, /* RTL8169S/8110S */
  101. Macv03 = 0x04000000, /* RTL8169S/8110S */
  102. Macv04 = 0x10000000, /* RTL8169SB/8110SB */
  103. Macv05 = 0x18000000, /* RTL8169SC/8110SC */
  104. Macv11 = 0x30000000, /* RTL8168B/8111B */
  105. Macv12 = 0x38000000, /* RTL8169B/8111B */
  106. Macv13 = 0x34000000, /* RTL8101E */
  107. Macv14 = 0x30800000, /* RTL8100E */
  108. Macv15 = 0x38800000, /* RTL8100E */
  109. Ifg0 = 0x01000000, /* Interframe Gap 0 */
  110. Ifg1 = 0x02000000, /* Interframe Gap 1 */
  111. };
  112. enum { /* Rcr */
  113. Aap = 0x00000001, /* Accept All Packets */
  114. Apm = 0x00000002, /* Accept Physical Match */
  115. Am = 0x00000004, /* Accept Multicast */
  116. Ab = 0x00000008, /* Accept Broadcast */
  117. Ar = 0x00000010, /* Accept Runt */
  118. Aer = 0x00000020, /* Accept Error */
  119. Sel9356 = 0x00000040, /* 9356 EEPROM used */
  120. MrxdmaSHIFT = 8, /* Max. DMA Burst Size */
  121. MrxdmaMASK = 0x00000700,
  122. Mrxdmaunlimited = 0x00000700,
  123. RxfthSHIFT = 13, /* Receive Buffer Length */
  124. RxfthMASK = 0x0000E000,
  125. Rxfth256 = 0x00008000,
  126. Rxfthnone = 0x0000E000,
  127. Rer8 = 0x00010000, /* Accept Error Packets > 8 bytes */
  128. MulERINT = 0x01000000, /* Multiple Early Interrupt Select */
  129. };
  130. enum { /* Cr9346 */
  131. Eedo = 0x01, /* */
  132. Eedi = 0x02, /* */
  133. Eesk = 0x04, /* */
  134. Eecs = 0x08, /* */
  135. Eem0 = 0x40, /* Operating Mode */
  136. Eem1 = 0x80,
  137. };
  138. enum { /* Phyar */
  139. DataMASK = 0x0000FFFF, /* 16-bit GMII/MII Register Data */
  140. DataSHIFT = 0,
  141. RegaddrMASK = 0x001F0000, /* 5-bit GMII/MII Register Address */
  142. RegaddrSHIFT = 16,
  143. Flag = 0x80000000, /* */
  144. };
  145. enum { /* Phystatus */
  146. Fd = 0x01, /* Full Duplex */
  147. Linksts = 0x02, /* Link Status */
  148. Speed10 = 0x04, /* */
  149. Speed100 = 0x08, /* */
  150. Speed1000 = 0x10, /* */
  151. Rxflow = 0x20, /* */
  152. Txflow = 0x40, /* */
  153. Entbi = 0x80, /* */
  154. };
  155. enum { /* Cplusc */
  156. Mulrw = 0x0008, /* PCI Multiple R/W Enable */
  157. Dac = 0x0010, /* PCI Dual Address Cycle Enable */
  158. Rxchksum = 0x0020, /* Receive Checksum Offload Enable */
  159. Rxvlan = 0x0040, /* Receive VLAN De-tagging Enable */
  160. Endian = 0x0200, /* Endian Mode */
  161. };
  162. typedef struct D D; /* Transmit/Receive Descriptor */
  163. struct D {
  164. u32int control;
  165. u32int vlan;
  166. u32int addrlo;
  167. u32int addrhi;
  168. };
  169. enum { /* Transmit Descriptor control */
  170. TxflMASK = 0x0000FFFF, /* Transmit Frame Length */
  171. TxflSHIFT = 0,
  172. Tcps = 0x00010000, /* TCP Checksum Offload */
  173. Udpcs = 0x00020000, /* UDP Checksum Offload */
  174. Ipcs = 0x00040000, /* IP Checksum Offload */
  175. Lgsen = 0x08000000, /* Large Send */
  176. };
  177. enum { /* Receive Descriptor control */
  178. RxflMASK = 0x00003FFF, /* Receive Frame Length */
  179. RxflSHIFT = 0,
  180. Tcpf = 0x00004000, /* TCP Checksum Failure */
  181. Udpf = 0x00008000, /* UDP Checksum Failure */
  182. Ipf = 0x00010000, /* IP Checksum Failure */
  183. Pid0 = 0x00020000, /* Protocol ID0 */
  184. Pid1 = 0x00040000, /* Protocol ID1 */
  185. Crce = 0x00080000, /* CRC Error */
  186. Runt = 0x00100000, /* Runt Packet */
  187. Res = 0x00200000, /* Receive Error Summary */
  188. Rwt = 0x00400000, /* Receive Watchdog Timer Expired */
  189. Fovf = 0x00800000, /* FIFO Overflow */
  190. Bovf = 0x01000000, /* Buffer Overflow */
  191. Bar = 0x02000000, /* Broadcast Address Received */
  192. Pam = 0x04000000, /* Physical Address Matched */
  193. Mar = 0x08000000, /* Multicast Address Received */
  194. };
  195. enum { /* General Descriptor control */
  196. Ls = 0x10000000, /* Last Segment Descriptor */
  197. Fs = 0x20000000, /* First Segment Descriptor */
  198. Eor = 0x40000000, /* End of Descriptor Ring */
  199. Own = 0x80000000, /* Ownership */
  200. };
  201. /*
  202. */
  203. enum { /* Ring sizes (<= 1024) */
  204. Ntd = 8, /* Transmit Ring */
  205. Nrd = 32, /* Receive Ring */
  206. Mps = ROUNDUP(ETHERMAXTU+4, 128),
  207. };
  208. typedef struct Dtcc Dtcc;
  209. struct Dtcc {
  210. u64int txok;
  211. u64int rxok;
  212. u64int txer;
  213. u32int rxer;
  214. u16int misspkt;
  215. u16int fae;
  216. u32int tx1col;
  217. u32int txmcol;
  218. u64int rxokph;
  219. u64int rxokbrd;
  220. u32int rxokmu;
  221. u16int txabt;
  222. u16int txundrn;
  223. };
  224. enum { /* Variants */
  225. Rtl8100e = (0x8136<<16)|0x10EC, /* RTL810[01]E ? */
  226. Rtl8169sc = (0x8167<<16)|0x10EC, /* RTL8169SC */
  227. Rtl8168b = (0x8168<<16)|0x10EC, /* RTL8168B */
  228. Rtl8169 = (0x8169<<16)|0x10EC, /* RTL8169 */
  229. };
  230. typedef struct Ctlr Ctlr;
  231. typedef struct Ctlr {
  232. int port;
  233. Pcidev* pcidev;
  234. Ctlr* next;
  235. int active;
  236. void* nic;
  237. QLock alock; /* attach */
  238. Lock ilock; /* init */
  239. int init; /* */
  240. int pciv; /* */
  241. int macv; /* MAC version */
  242. int phyv; /* PHY version */
  243. Mii* mii;
  244. Lock tlock; /* transmit */
  245. D* td; /* descriptor ring */
  246. Block** tb; /* transmit buffers */
  247. int ntd;
  248. int tdh; /* head - producer index (host) */
  249. int tdt; /* tail - consumer index (NIC) */
  250. int ntdfree;
  251. int ntq;
  252. int mtps; /* Max. Transmit Packet Size */
  253. Lock rlock; /* receive */
  254. D* rd; /* descriptor ring */
  255. void** rb; /* receive buffers */
  256. int nrd;
  257. int rdh; /* head - producer index (NIC) */
  258. int rdt; /* tail - consumer index (host) */
  259. int nrdfree;
  260. int rcr; /* receive configuration register */
  261. QLock slock; /* statistics */
  262. Dtcc* dtcc;
  263. uint txdu;
  264. uint tcpf;
  265. uint udpf;
  266. uint ipf;
  267. uint fovf;
  268. uint ierrs;
  269. uint rer;
  270. uint rdu;
  271. uint punlc;
  272. uint fovw;
  273. } Ctlr;
  274. static Ctlr* rtl8169ctlrhead;
  275. static Ctlr* rtl8169ctlrtail;
  276. #define csr8r(c, r) (inb((c)->port+(r)))
  277. #define csr16r(c, r) (ins((c)->port+(r)))
  278. #define csr32r(c, r) (inl((c)->port+(r)))
  279. #define csr8w(c, r, b) (outb((c)->port+(r), (int)(b)))
  280. #define csr16w(c, r, w) (outs((c)->port+(r), (ushort)(w)))
  281. #define csr32w(c, r, l) (outl((c)->port+(r), (ulong)(l)))
  282. static int
  283. rtl8169miimir(Mii* mii, int pa, int ra)
  284. {
  285. uint r;
  286. int timeo;
  287. Ctlr *ctlr;
  288. if(pa != 1)
  289. return -1;
  290. ctlr = mii->ctlr;
  291. r = (ra<<16) & RegaddrMASK;
  292. csr32w(ctlr, Phyar, r);
  293. delay(1);
  294. for(timeo = 0; timeo < 2000; timeo++){
  295. if((r = csr32r(ctlr, Phyar)) & Flag)
  296. break;
  297. microdelay(100);
  298. }
  299. if(!(r & Flag))
  300. return -1;
  301. return (r & DataMASK)>>DataSHIFT;
  302. }
  303. static int
  304. rtl8169miimiw(Mii* mii, int pa, int ra, int data)
  305. {
  306. uint r;
  307. int timeo;
  308. Ctlr *ctlr;
  309. if(pa != 1)
  310. return -1;
  311. ctlr = mii->ctlr;
  312. r = Flag|((ra<<16) & RegaddrMASK)|((data<<DataSHIFT) & DataMASK);
  313. csr32w(ctlr, Phyar, r);
  314. delay(1);
  315. for(timeo = 0; timeo < 2000; timeo++){
  316. if(!((r = csr32r(ctlr, Phyar)) & Flag))
  317. break;
  318. microdelay(100);
  319. }
  320. if(r & Flag)
  321. return -1;
  322. return 0;
  323. }
  324. static int
  325. rtl8169mii(Ctlr* ctlr)
  326. {
  327. MiiPhy *phy;
  328. /*
  329. * Link management.
  330. */
  331. if((ctlr->mii = malloc(sizeof(Mii))) == nil)
  332. return -1;
  333. ctlr->mii->mir = rtl8169miimir;
  334. ctlr->mii->miw = rtl8169miimiw;
  335. ctlr->mii->ctlr = ctlr;
  336. /*
  337. * Get rev number out of Phyidr2 so can config properly.
  338. * There's probably more special stuff for Macv0[234] needed here.
  339. */
  340. ctlr->phyv = rtl8169miimir(ctlr->mii, 1, Phyidr2) & 0x0F;
  341. if(ctlr->macv == Macv02){
  342. csr8w(ctlr, 0x82, 1); /* magic */
  343. rtl8169miimiw(ctlr->mii, 1, 0x0B, 0x0000); /* magic */
  344. }
  345. if(mii(ctlr->mii, (1<<1)) == 0 || (phy = ctlr->mii->curphy) == nil){
  346. free(ctlr->mii);
  347. ctlr->mii = nil;
  348. return -1;
  349. }
  350. print("oui %#ux phyno %d, macv = %#8.8ux phyv = %#4.4ux\n",
  351. phy->oui, phy->phyno, ctlr->macv, ctlr->phyv);
  352. miiane(ctlr->mii, ~0, ~0, ~0);
  353. return 0;
  354. }
  355. static void
  356. rtl8169halt(Ctlr* ctlr)
  357. {
  358. csr8w(ctlr, Cr, 0);
  359. csr16w(ctlr, Imr, 0);
  360. csr16w(ctlr, Isr, ~0);
  361. }
  362. static int
  363. rtl8169reset(Ctlr* ctlr)
  364. {
  365. u32int r;
  366. int timeo;
  367. /*
  368. * Soft reset the controller.
  369. */
  370. csr8w(ctlr, Cr, Rst);
  371. for(r = timeo = 0; timeo < 1000; timeo++){
  372. r = csr8r(ctlr, Cr);
  373. if(!(r & Rst))
  374. break;
  375. delay(1);
  376. }
  377. rtl8169halt(ctlr);
  378. if(r & Rst)
  379. return -1;
  380. return 0;
  381. }
  382. static void
  383. rtl8169detach(Ether* edev)
  384. {
  385. rtl8169reset(edev->ctlr);
  386. }
  387. static void
  388. rtl8169replenish(Ctlr* ctlr)
  389. {
  390. D *d;
  391. int rdt;
  392. void *bp;
  393. rdt = ctlr->rdt;
  394. while(NEXT(rdt, ctlr->nrd) != ctlr->rdh){
  395. d = &ctlr->rd[rdt];
  396. if(ctlr->rb[rdt] == nil){
  397. /*
  398. * simple allocation for now
  399. */
  400. bp = mallocalign(Mps, 8, 0, 0);
  401. ctlr->rb[rdt] = bp;
  402. d->addrlo = PCIWADDR(bp);
  403. d->addrhi = 0;
  404. }
  405. coherence();
  406. d->control |= Own|Mps;
  407. rdt = NEXT(rdt, ctlr->nrd);
  408. ctlr->nrdfree++;
  409. }
  410. ctlr->rdt = rdt;
  411. }
  412. static int
  413. rtl8169init(Ether* edev)
  414. {
  415. u32int r;
  416. Ctlr *ctlr;
  417. u8int cplusc;
  418. ctlr = edev->ctlr;
  419. ilock(&ctlr->ilock);
  420. rtl8169halt(ctlr);
  421. /*
  422. * MAC Address.
  423. * Must put chip into config register write enable mode.
  424. */
  425. csr8w(ctlr, Cr9346, Eem1|Eem0);
  426. r = (edev->ea[3]<<24)|(edev->ea[2]<<16)|(edev->ea[1]<<8)|edev->ea[0];
  427. csr32w(ctlr, Idr0, r);
  428. r = (edev->ea[5]<<8)|edev->ea[4];
  429. csr32w(ctlr, Idr0+4, r);
  430. /*
  431. * Transmitter.
  432. */
  433. memset(ctlr->td, 0, sizeof(D)*ctlr->ntd);
  434. ctlr->tdh = ctlr->tdt = 0;
  435. ctlr->td[ctlr->ntd-1].control = Eor;
  436. /*
  437. * Receiver.
  438. * Need to do something here about the multicast filter.
  439. */
  440. memset(ctlr->rd, 0, sizeof(D)*ctlr->nrd);
  441. ctlr->rdh = ctlr->rdt = 0;
  442. ctlr->rd[ctlr->nrd-1].control = Eor;
  443. rtl8169replenish(ctlr);
  444. ctlr->rcr = Rxfthnone|Mrxdmaunlimited|Ab|Apm;
  445. /*
  446. * Mtps is in units of 128 except for the RTL8169
  447. * where is is 32. If using jumbo frames should be
  448. * set to 0x3F.
  449. * Setting Mulrw in Cplusc disables the Tx/Rx DMA burst
  450. * settings in Tcr/Rcr; the (1<<14) is magic.
  451. */
  452. ctlr->mtps = HOWMANY(Mps, 128);
  453. cplusc = csr16r(ctlr, Cplusc) & ~(1<<14);
  454. cplusc |= Rxchksum|Mulrw;
  455. switch(ctlr->macv){
  456. default:
  457. return -1;
  458. case Macv01:
  459. ctlr->mtps = HOWMANY(Mps, 32);
  460. break;
  461. case Macv02:
  462. case Macv03:
  463. cplusc |= (1<<14); /* magic */
  464. break;
  465. case Macv05:
  466. /*
  467. * This is interpreted from clearly bogus code
  468. * in the manufacturer-supplied driver, it could
  469. * be wrong. Untested.
  470. */
  471. r = csr8r(ctlr, Config2) & 0x07;
  472. if(r == 0x01) /* 66MHz PCI */
  473. csr32w(ctlr, 0x7C, 0x0007FFFF); /* magic */
  474. else
  475. csr32w(ctlr, 0x7C, 0x0007FF00); /* magic */
  476. pciclrmwi(ctlr->pcidev);
  477. break;
  478. case Macv13:
  479. /*
  480. * This is interpreted from clearly bogus code
  481. * in the manufacturer-supplied driver, it could
  482. * be wrong. Untested.
  483. */
  484. pcicfgw8(ctlr->pcidev, 0x68, 0x00); /* magic */
  485. pcicfgw8(ctlr->pcidev, 0x69, 0x08); /* magic */
  486. break;
  487. case Macv04:
  488. case Macv11:
  489. case Macv12:
  490. case Macv14:
  491. case Macv15:
  492. break;
  493. }
  494. /*
  495. * Enable receiver/transmitter.
  496. * Need to do this first or some of the settings below
  497. * won't take.
  498. */
  499. switch(ctlr->pciv){
  500. default:
  501. csr8w(ctlr, Cr, Te|Re);
  502. csr32w(ctlr, Tcr, Ifg1|Ifg0|Mtxdmaunlimited);
  503. csr32w(ctlr, Rcr, ctlr->rcr);
  504. case Rtl8169sc:
  505. case Rtl8168b:
  506. break;
  507. }
  508. /*
  509. * Interrupts.
  510. * Disable Tdu|Tok for now, the transmit routine will tidy.
  511. * Tdu means the NIC ran out of descriptors to send, so it
  512. * doesn't really need to ever be on.
  513. */
  514. csr32w(ctlr, Timerint, 0);
  515. csr16w(ctlr, Imr, Serr|Timeout|Fovw|Punlc|Rdu|Ter|Rer|Rok);
  516. /*
  517. * Clear missed-packet counter;
  518. * initial early transmit threshold value;
  519. * set the descriptor ring base addresses;
  520. * set the maximum receive packet size;
  521. * no early-receive interrupts.
  522. */
  523. csr32w(ctlr, Mpc, 0);
  524. csr8w(ctlr, Mtps, ctlr->mtps);
  525. csr32w(ctlr, Tnpds+4, 0);
  526. csr32w(ctlr, Tnpds, PCIWADDR(ctlr->td));
  527. csr32w(ctlr, Rdsar+4, 0);
  528. csr32w(ctlr, Rdsar, PCIWADDR(ctlr->rd));
  529. csr16w(ctlr, Rms, Mps);
  530. r = csr16r(ctlr, Mulint) & 0xF000;
  531. csr16w(ctlr, Mulint, r);
  532. csr16w(ctlr, Cplusc, cplusc);
  533. /*
  534. * Set configuration.
  535. */
  536. switch(ctlr->pciv){
  537. default:
  538. break;
  539. case Rtl8169sc:
  540. csr16w(ctlr, 0xE2, 0); /* magic */
  541. csr8w(ctlr, Cr, Te|Re);
  542. csr32w(ctlr, Tcr, Ifg1|Ifg0|Mtxdmaunlimited);
  543. csr32w(ctlr, Rcr, ctlr->rcr);
  544. break;
  545. case Rtl8168b:
  546. csr16w(ctlr, 0xE2, 0); /* magic */
  547. csr16w(ctlr, Cplusc, 0x2000); /* magic */
  548. csr8w(ctlr, Cr, Te|Re);
  549. csr32w(ctlr, Tcr, Ifg1|Ifg0|Mtxdmaunlimited);
  550. csr32w(ctlr, Rcr, ctlr->rcr);
  551. csr16w(ctlr, Rms, 0x0800);
  552. csr8w(ctlr, Mtps, 0x3F);
  553. break;
  554. }
  555. csr8w(ctlr, Cr9346, 0);
  556. iunlock(&ctlr->ilock);
  557. // rtl8169mii(ctlr);
  558. return 0;
  559. }
  560. static void
  561. rtl8169attach(Ether* edev)
  562. {
  563. int timeo;
  564. Ctlr *ctlr;
  565. ctlr = edev->ctlr;
  566. qlock(&ctlr->alock);
  567. if(ctlr->init == 0){
  568. /*
  569. * Handle allocation/init errors here.
  570. */
  571. ctlr->td = xspanalloc(sizeof(D)*Ntd, 256, 0);
  572. ctlr->tb = malloc(Ntd*sizeof(Block*));
  573. ctlr->ntd = Ntd;
  574. ctlr->rd = xspanalloc(sizeof(D)*Nrd, 256, 0);
  575. ctlr->rb = malloc(Nrd*sizeof(Block*));
  576. ctlr->nrd = Nrd;
  577. ctlr->dtcc = xspanalloc(sizeof(Dtcc), 64, 0);
  578. rtl8169init(edev);
  579. ctlr->init = 1;
  580. }
  581. qunlock(&ctlr->alock);
  582. for(timeo = 0; timeo < 3500; timeo++){
  583. if(miistatus(ctlr->mii) == 0)
  584. break;
  585. delay(10);
  586. }
  587. }
  588. static void
  589. rtl8169transmit(Ether* edev)
  590. {
  591. D *d;
  592. Block *bp;
  593. Ctlr *ctlr;
  594. int control, x;
  595. RingBuf *tb;
  596. ctlr = edev->ctlr;
  597. ilock(&ctlr->tlock);
  598. for(x = ctlr->tdh; ctlr->ntq > 0; x = NEXT(x, ctlr->ntd)){
  599. d = &ctlr->td[x];
  600. if((control = d->control) & Own)
  601. break;
  602. /*
  603. * Check errors and log here.
  604. */
  605. USED(control);
  606. /*
  607. * Free it up.
  608. * Need to clean the descriptor here? Not really.
  609. * Simple freeb for now (no chain and freeblist).
  610. * Use ntq count for now.
  611. */
  612. freeb(ctlr->tb[x]);
  613. ctlr->tb[x] = nil;
  614. d->control &= Eor;
  615. ctlr->ntq--;
  616. }
  617. ctlr->tdh = x;
  618. x = ctlr->tdt;
  619. while(ctlr->ntq < (ctlr->ntd-1)){
  620. tb = &edev->tb[edev->ti];
  621. if(tb->owner != Interface)
  622. break;
  623. bp = allocb(tb->len);
  624. memmove(bp->wp, tb->pkt, tb->len);
  625. memmove(bp->wp+Eaddrlen, edev->ea, Eaddrlen);
  626. bp->wp += tb->len;
  627. tb->owner = Host;
  628. edev->ti = NEXT(edev->ti, edev->ntb);
  629. d = &ctlr->td[x];
  630. d->addrlo = PCIWADDR(bp->rp);
  631. d->addrhi = 0;
  632. ctlr->tb[x] = bp;
  633. coherence();
  634. d->control |= Own|Fs|Ls|((BLEN(bp)<<TxflSHIFT) & TxflMASK);
  635. x = NEXT(x, ctlr->ntd);
  636. ctlr->ntq++;
  637. }
  638. if(x != ctlr->tdt){
  639. ctlr->tdt = x;
  640. csr8w(ctlr, Tppoll, Npq);
  641. }
  642. else if(ctlr->ntq >= (ctlr->ntd-1))
  643. ctlr->txdu++;
  644. iunlock(&ctlr->tlock);
  645. }
  646. static void
  647. rtl8169receive(Ether* edev)
  648. {
  649. D *d;
  650. int len, rdh;
  651. Ctlr *ctlr;
  652. u32int control;
  653. RingBuf *ring;
  654. ctlr = edev->ctlr;
  655. rdh = ctlr->rdh;
  656. for(;;){
  657. d = &ctlr->rd[rdh];
  658. if(d->control & Own)
  659. break;
  660. control = d->control;
  661. if((control & (Fs|Ls|Res)) == (Fs|Ls)){
  662. len = ((control & RxflMASK)>>RxflSHIFT) - 4;
  663. ring = &edev->rb[edev->ri];
  664. if(ring->owner == Interface){
  665. ring->owner = Host;
  666. ring->len = len;
  667. memmove(ring->pkt, ctlr->rb[rdh], len);
  668. edev->ri = NEXT(edev->ri, edev->nrb);
  669. }
  670. }
  671. else{
  672. /*
  673. * Error stuff here.
  674. print("control %#8.8ux\n", control);
  675. */
  676. }
  677. d->control &= Eor;
  678. ctlr->nrdfree--;
  679. rdh = NEXT(rdh, ctlr->nrd);
  680. }
  681. ctlr->rdh = rdh;
  682. if(ctlr->nrdfree < ctlr->nrd/2)
  683. rtl8169replenish(ctlr);
  684. }
  685. static void
  686. rtl8169interrupt(Ureg*, void* arg)
  687. {
  688. Ctlr *ctlr;
  689. Ether *edev;
  690. u32int isr;
  691. edev = arg;
  692. ctlr = edev->ctlr;
  693. while((isr = csr16r(ctlr, Isr)) != 0 && isr != 0xFFFF){
  694. csr16w(ctlr, Isr, isr);
  695. if(isr & (Fovw|Punlc|Rdu|Rer|Rok)){
  696. rtl8169receive(edev);
  697. if(!(isr & (Punlc|Rok)))
  698. ctlr->ierrs++;
  699. if(isr & Rer)
  700. ctlr->rer++;
  701. if(isr & Rdu)
  702. ctlr->rdu++;
  703. if(isr & Punlc)
  704. ctlr->punlc++;
  705. if(isr & Fovw)
  706. ctlr->fovw++;
  707. isr &= ~(Fovw|Rdu|Rer|Rok);
  708. }
  709. if(isr & (Tdu|Ter|Tok)){
  710. rtl8169transmit(edev);
  711. isr &= ~(Tdu|Ter|Tok);
  712. }
  713. if(isr & Punlc){
  714. // rtl8169link(edev);
  715. isr &= ~Punlc;
  716. }
  717. /*
  718. * Some of the reserved bits get set sometimes...
  719. */
  720. if(isr & (Serr|Timeout|Tdu|Fovw|Punlc|Rdu|Ter|Tok|Rer|Rok))
  721. panic("rtl8169interrupt: imr %#4.4ux isr %#4.4ux\n",
  722. csr16r(ctlr, Imr), isr);
  723. }
  724. }
  725. static void
  726. rtl8169pci(void)
  727. {
  728. Pcidev *p;
  729. Ctlr *ctlr;
  730. int i, port;
  731. u32int bar;
  732. p = nil;
  733. while(p = pcimatch(p, 0, 0)){
  734. if(p->ccrb != 0x02 || p->ccru != 0)
  735. continue;
  736. switch(i = ((p->did<<16)|p->vid)){
  737. default:
  738. continue;
  739. case Rtl8100e: /* RTL810[01]E ? */
  740. case Rtl8169sc: /* RTL8169SC */
  741. case Rtl8168b: /* RTL8168B */
  742. case Rtl8169: /* RTL8169 */
  743. break;
  744. case (0xC107<<16)|0x1259: /* Corega CG-LAPCIGT */
  745. i = Rtl8169;
  746. break;
  747. }
  748. bar = p->mem[0].bar;
  749. port = bar & ~0x01;
  750. if(ioalloc(port, p->mem[0].size, 0, "rtl8169") < 0){
  751. print("rtl8169: port %#ux in use\n", port);
  752. continue;
  753. }
  754. ctlr = malloc(sizeof(Ctlr));
  755. ctlr->port = port;
  756. ctlr->pcidev = p;
  757. ctlr->pciv = i;
  758. if(pcigetpms(p) > 0){
  759. pcisetpms(p, 0);
  760. for(i = 0; i < 6; i++)
  761. pcicfgw32(p, PciBAR0+i*4, p->mem[i].bar);
  762. pcicfgw8(p, PciINTL, p->intl);
  763. pcicfgw8(p, PciLTR, p->ltr);
  764. pcicfgw8(p, PciCLS, p->cls);
  765. pcicfgw16(p, PciPCR, p->pcr);
  766. }
  767. if(rtl8169reset(ctlr)){
  768. iofree(port);
  769. free(ctlr);
  770. continue;
  771. }
  772. /*
  773. * Extract the chip hardware version,
  774. * needed to configure each properly.
  775. */
  776. ctlr->macv = csr32r(ctlr, Tcr) & HwveridMASK;
  777. rtl8169mii(ctlr);
  778. pcisetbme(p);
  779. if(rtl8169ctlrhead != nil)
  780. rtl8169ctlrtail->next = ctlr;
  781. else
  782. rtl8169ctlrhead = ctlr;
  783. rtl8169ctlrtail = ctlr;
  784. }
  785. }
  786. int
  787. rtl8169pnp(Ether* edev)
  788. {
  789. u32int r;
  790. Ctlr *ctlr;
  791. if(rtl8169ctlrhead == nil)
  792. rtl8169pci();
  793. /*
  794. * Any adapter matches if no edev->port is supplied,
  795. * otherwise the ports must match.
  796. */
  797. for(ctlr = rtl8169ctlrhead; ctlr != nil; ctlr = ctlr->next){
  798. if(ctlr->active)
  799. continue;
  800. if(edev->port == 0 || edev->port == ctlr->port){
  801. ctlr->active = 1;
  802. break;
  803. }
  804. }
  805. if(ctlr == nil)
  806. return -1;
  807. edev->ctlr = ctlr;
  808. edev->port = ctlr->port;
  809. edev->irq = ctlr->pcidev->intl;
  810. edev->tbdf = ctlr->pcidev->tbdf;
  811. // edev->mbps = 100;
  812. /*
  813. * Pull the MAC address out of the chip.
  814. */
  815. r = csr32r(ctlr, Idr0);
  816. edev->ea[0] = r;
  817. edev->ea[1] = r>>8;
  818. edev->ea[2] = r>>16;
  819. edev->ea[3] = r>>24;
  820. r = csr32r(ctlr, Idr0+4);
  821. edev->ea[4] = r;
  822. edev->ea[5] = r>>8;
  823. /*
  824. * Linkage to the generic ethernet driver.
  825. */
  826. edev->attach = rtl8169attach;
  827. edev->transmit = rtl8169transmit;
  828. edev->interrupt = rtl8169interrupt;
  829. edev->detach = rtl8169detach;
  830. // edev->ifstat = rtl8169ifstat;
  831. // edev->ctl = nil;
  832. //
  833. // edev->arg = edev;
  834. // edev->promiscuous = rtl8169promiscuous;
  835. // edev->multicast = rtl8169multicast;
  836. return 0;
  837. }