sdiahci.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620
  1. /*
  2. * intel/amd ahci (advanced host controller interface) sata controller
  3. * bootstrap driver
  4. * copyright © 2007, 2008 coraid, inc.
  5. */
  6. #include "u.h"
  7. #include "lib.h"
  8. #include "mem.h"
  9. #include "dat.h"
  10. #include "fns.h"
  11. #include "io.h"
  12. #include "error.h"
  13. #include "sd.h"
  14. #include "ahci.h"
  15. /*
  16. * the dprint delay seems to be necessary to make drive detection work.
  17. * so if we don't print, we must sleep.
  18. */
  19. #define dprint(...) if(debug == 1) print(__VA_ARGS__); else delay(100)
  20. #define idprint(...) if(prid == 1) print(__VA_ARGS__); else USED(prid)
  21. #define aprint(...) if(datapi == 1) print(__VA_ARGS__); else USED(datapi)
  22. enum {
  23. NCtlr = 2,
  24. NCtlrdrv= 8,
  25. NDrive = NCtlr*NCtlrdrv,
  26. Read = 0,
  27. Write
  28. };
  29. /* pci space configurtion */
  30. enum {
  31. Pmap = 0x90,
  32. Ppcs = 0x91,
  33. Prev = 0xa8,
  34. };
  35. enum {
  36. Tesb,
  37. Tich,
  38. Tsb600,
  39. };
  40. #define Intel(x) ((x) == Tesb || (x) == Tich)
  41. static char *tname[] = {
  42. "63xxesb",
  43. "ich",
  44. "sb600",
  45. };
  46. enum {
  47. Dnull,
  48. Dmissing,
  49. Dnew,
  50. Dready,
  51. Derror,
  52. Dreset,
  53. Doffline,
  54. Dportreset,
  55. Dlast
  56. };
  57. static char *diskstates[Dlast] = {
  58. "null",
  59. "missing",
  60. "new",
  61. "ready",
  62. "error",
  63. "reset",
  64. "offline",
  65. "portreset",
  66. };
  67. extern SDifc sdiahciifc;
  68. typedef struct Ctlr Ctlr;
  69. enum {
  70. DMautoneg,
  71. DMsatai,
  72. DMsataii,
  73. };
  74. static char *modename[] = {
  75. "auto",
  76. "satai",
  77. "sataii",
  78. };
  79. typedef struct {
  80. Lock;
  81. Ctlr *ctlr;
  82. SDunit *unit;
  83. char name[10];
  84. Aport *port;
  85. Aportm portm;
  86. Aportc portc; /* redundant ptr to port and portm. */
  87. uchar mediachange;
  88. uchar state;
  89. uchar smartrs;
  90. uvlong sectors;
  91. ulong intick;
  92. int wait;
  93. uchar mode; /* DMautoneg, satai or sataii. */
  94. uchar active;
  95. char serial[20+1];
  96. char firmware[8+1];
  97. char model[40+1];
  98. ushort info[0x200];
  99. int driveno; /* ctlr*NCtlrdrv + unit */
  100. int portno; /* ctlr port # != drive # when not all ports enabled. */
  101. } Drive;
  102. struct Ctlr {
  103. Lock;
  104. int type;
  105. int enabled;
  106. SDev *sdev;
  107. Pcidev *pci;
  108. uchar *mmio;
  109. ulong *lmmio;
  110. Ahba *hba;
  111. Drive rawdrive[NCtlrdrv];
  112. Drive* drive[NCtlrdrv];
  113. int ndrive;
  114. };
  115. static Ctlr iactlr[NCtlr];
  116. static SDev sdevs[NCtlr];
  117. static int niactlr;
  118. static int prid = 0;
  119. static int datapi = 0;
  120. static char stab[] = {
  121. [0] 'i', 'm',
  122. [8] 't', 'c', 'p', 'e',
  123. [16] 'N', 'I', 'W', 'B', 'D', 'C', 'H', 'S', 'T', 'F', 'X'
  124. };
  125. static void
  126. serrstr(ulong r, char *s, char *e)
  127. {
  128. int i;
  129. e -= 3;
  130. for(i = 0; i < nelem(stab) && s < e; i++)
  131. if((r & (1<<i)) && stab[i]){
  132. *s++ = stab[i];
  133. if(SerrBad & (1<<i))
  134. *s++ = '*';
  135. }
  136. *s = 0;
  137. }
  138. static char ntab[] = "0123456789abcdef";
  139. static void
  140. preg(uchar *reg, int n)
  141. {
  142. int i;
  143. char buf[25*3+1], *e;
  144. e = buf;
  145. for(i = 0; i < n; i++){
  146. *e++ = ntab[reg[i] >> 4];
  147. *e++ = ntab[reg[i] & 0xf];
  148. *e++ = ' ';
  149. }
  150. *e++ = '\n';
  151. *e = 0;
  152. dprint(buf);
  153. }
  154. static void
  155. dreg(char *s, Aport *p)
  156. {
  157. dprint("%stask=%ux; cmd=%ux; ci=%ux; is=%ux\n",
  158. s, p->task, p->cmd, p->ci, p->isr);
  159. }
  160. static void
  161. esleep(int ms)
  162. {
  163. delay(ms);
  164. }
  165. typedef struct {
  166. Aport *p;
  167. int i;
  168. } Asleep;
  169. static int
  170. ahciclear(void *v)
  171. {
  172. Asleep *s;
  173. s = v;
  174. return (s->p->ci & s->i) == 0;
  175. }
  176. static void
  177. aesleep(Aportm *, Asleep *a, int ms)
  178. {
  179. ulong start;
  180. start = m->ticks;
  181. while((a->p->ci & a->i) != 0)
  182. if(TK2MS(m->ticks-start) >= ms)
  183. break;
  184. }
  185. static int
  186. ahciwait(Aportc *c, int ms)
  187. {
  188. Aport *p;
  189. Asleep as;
  190. p = c->p;
  191. p->ci = 1;
  192. as.p = p;
  193. as.i = 1;
  194. aesleep(c->m, &as, ms);
  195. if((p->task & 1) == 0 && p->ci == 0)
  196. return 0;
  197. dreg("ahciwait timeout ", c->p);
  198. return -1;
  199. }
  200. static int
  201. setfeatures(Aportc *pc, uchar f)
  202. {
  203. uchar *c;
  204. Actab *t;
  205. Alist *l;
  206. t = pc->m->ctab;
  207. c = t->cfis;
  208. memset(c, 0, 0x20);
  209. c[0] = 0x27;
  210. c[1] = 0x80;
  211. c[2] = 0xef;
  212. c[3] = f;
  213. c[7] = 0xa0; /* obsolete device bits */
  214. l = pc->m->list;
  215. l->flags = Lwrite|0x5;
  216. l->len = 0;
  217. l->ctab = PCIWADDR(t);
  218. l->ctabhi = 0;
  219. return ahciwait(pc, 3*1000);
  220. }
  221. static int
  222. setudmamode(Aportc *pc, uchar f)
  223. {
  224. uchar *c;
  225. Actab *t;
  226. Alist *l;
  227. t = pc->m->ctab;
  228. c = t->cfis;
  229. memset(c, 0, 0x20);
  230. c[0] = 0x27;
  231. c[1] = 0x80;
  232. c[2] = 0xef;
  233. c[3] = 3; /* set transfer mode */
  234. c[7] = 0xa0; /* obsolete device bits */
  235. c[12] = 0x40 | f; /* sector count */
  236. l = pc->m->list;
  237. l->flags = Lwrite | 0x5;
  238. l->len = 0;
  239. l->ctab = PCIWADDR(t);
  240. l->ctabhi = 0;
  241. return ahciwait(pc, 3*1000);
  242. }
  243. static void
  244. asleep(int ms)
  245. {
  246. delay(ms);
  247. }
  248. static int
  249. ahciportreset(Aportc *c)
  250. {
  251. u32int *cmd, i;
  252. Aport *p;
  253. p = c->p;
  254. cmd = &p->cmd;
  255. *cmd &= ~(Afre|Ast);
  256. for(i = 0; i < 500; i += 25){
  257. if((*cmd & Acr) == 0)
  258. break;
  259. asleep(25);
  260. }
  261. p->sctl = 1 | (p->sctl & ~7);
  262. delay(1);
  263. p->sctl &= ~7;
  264. return 0;
  265. }
  266. static ushort
  267. gbit16(void *a)
  268. {
  269. uchar *i;
  270. i = a;
  271. return i[1]<<8 | i[0];
  272. }
  273. static u32int
  274. gbit32(void *a)
  275. {
  276. u32int j;
  277. uchar *i;
  278. i = a;
  279. j = i[3] << 24;
  280. j |= i[2] << 16;
  281. j |= i[1] << 8;
  282. j |= i[0];
  283. return j;
  284. }
  285. static uvlong
  286. gbit64(void *a)
  287. {
  288. uchar *i;
  289. i = a;
  290. return (uvlong) gbit32(i+4)<<32 | gbit32(a);
  291. }
  292. static int
  293. ahciidentify0(Aportc *pc, void *id, int atapi)
  294. {
  295. uchar *c;
  296. Actab *t;
  297. Alist *l;
  298. Aprdt *p;
  299. static uchar tab[] = { 0xec, 0xa1 };
  300. t = pc->m->ctab;
  301. c = t->cfis;
  302. memset(c, 0, 0x20);
  303. c[0] = 0x27;
  304. c[1] = 0x80;
  305. c[2] = tab[atapi];
  306. c[7] = 0xa0; /* obsolete device bits */
  307. l = pc->m->list;
  308. l->flags = 1<<16 | 0x5;
  309. l->len = 0;
  310. l->ctab = PCIWADDR(t);
  311. l->ctabhi = 0;
  312. memset(id, 0, 0x100);
  313. p = &t->prdt;
  314. p->dba = PCIWADDR(id);
  315. p->dbahi = 0;
  316. p->count = 1<<31 | (0x200-2) | 1;
  317. return ahciwait(pc, 3*1000);
  318. }
  319. static vlong
  320. ahciidentify(Aportc *pc, ushort *id)
  321. {
  322. int i, sig;
  323. vlong s;
  324. Aportm *m;
  325. m = pc->m;
  326. m->feat = 0;
  327. m->smart = 0;
  328. i = 0;
  329. sig = pc->p->sig >> 16;
  330. if(sig == 0xeb14){
  331. m->feat |= Datapi;
  332. i = 1;
  333. }
  334. if(ahciidentify0(pc, id, i) == -1)
  335. return -1;
  336. i = gbit16(id+83) | gbit16(id+86);
  337. if(i & (1<<10)){
  338. m->feat |= Dllba;
  339. s = gbit64(id+100);
  340. }else
  341. s = gbit32(id+60);
  342. if(m->feat & Datapi){
  343. i = gbit16(id+0);
  344. if(i & 1)
  345. m->feat |= Datapi16;
  346. }
  347. i = gbit16(id+83);
  348. if((i>>14) != 1)
  349. return s;
  350. if(i & (1<<3))
  351. m->feat |= Dpower;
  352. i = gbit16(id+82);
  353. if(i & 1)
  354. m->feat |= Dsmart;
  355. if(i & (1<<14))
  356. m->feat |= Dnop;
  357. return s;
  358. }
  359. static int
  360. ahciquiet(Aport *a)
  361. {
  362. u32int *p, i;
  363. p = &a->cmd;
  364. *p &= ~Ast;
  365. for(i = 0; i < 500; i += 50){
  366. if((*p & Acr) == 0)
  367. goto stop;
  368. asleep(50);
  369. }
  370. return -1;
  371. stop:
  372. if((a->task & (ASdrq|ASbsy)) == 0){
  373. *p |= Ast;
  374. return 0;
  375. }
  376. *p |= Aclo;
  377. for(i = 0; i < 500; i += 50){
  378. if((*p & Aclo) == 0)
  379. goto stop1;
  380. asleep(50);
  381. }
  382. return -1;
  383. stop1:
  384. /* extra check */
  385. dprint("clo clear %x\n", a->task);
  386. if(a->task & ASbsy)
  387. return -1;
  388. *p |= Ast;
  389. return 0;
  390. }
  391. static int
  392. ahciidle(Aport *port)
  393. {
  394. u32int *p, i, r;
  395. p = &port->cmd;
  396. if((*p & Arun) == 0)
  397. return 0;
  398. *p &= ~Ast;
  399. r = 0;
  400. for(i = 0; i < 500; i += 25){
  401. if((*p & Acr) == 0)
  402. goto stop;
  403. asleep(25);
  404. }
  405. r = -1;
  406. stop:
  407. if((*p & Afre) == 0)
  408. return r;
  409. *p &= ~Afre;
  410. for(i = 0; i < 500; i += 25){
  411. if((*p & Afre) == 0)
  412. return 0;
  413. asleep(25);
  414. }
  415. return -1;
  416. }
  417. /*
  418. * §6.2.2.1 first part; comreset handled by reset disk.
  419. * - remainder is handled by configdisk.
  420. * - ahcirecover is a quick recovery from a failed command.
  421. */
  422. int
  423. ahciswreset(Aportc *pc)
  424. {
  425. int i;
  426. i = ahciidle(pc->p);
  427. pc->p->cmd |= Afre;
  428. if(i == -1)
  429. return -1;
  430. if(pc->p->task & (ASdrq|ASbsy))
  431. return -1;
  432. return 0;
  433. }
  434. int
  435. ahcirecover(Aportc *pc)
  436. {
  437. ahciswreset(pc);
  438. pc->p->cmd |= Ast;
  439. if(setudmamode(pc, 5) == -1)
  440. return -1;
  441. return 0;
  442. }
  443. static void*
  444. malign(int size, int align)
  445. {
  446. void *v;
  447. v = xspanalloc(size, align, 0);
  448. memset(v, 0, size);
  449. return v;
  450. }
  451. static void
  452. setupfis(Afis *f)
  453. {
  454. f->base = malign(0x100, 0x100);
  455. f->d = f->base + 0;
  456. f->p = f->base + 0x20;
  457. f->r = f->base + 0x40;
  458. f->u = f->base + 0x60;
  459. f->devicebits = (u32int*)(f->base + 0x58);
  460. }
  461. static int
  462. ahciconfigdrive(Ahba *h, Aportc *c, int mode)
  463. {
  464. Aportm *m;
  465. Aport *p;
  466. p = c->p;
  467. m = c->m;
  468. if(m->list == 0){
  469. setupfis(&m->fis);
  470. m->list = malign(sizeof *m->list, 1024);
  471. m->ctab = malign(sizeof *m->ctab, 128);
  472. }
  473. if(p->sstatus & 3 && h->cap & Hsss){
  474. dprint("configdrive: spinning up ... [%ux]\n", p->sstatus);
  475. p->cmd |= Apod|Asud;
  476. asleep(1400);
  477. }
  478. p->serror = SerrAll;
  479. p->list = PCIWADDR(m->list);
  480. p->listhi = 0;
  481. p->fis = PCIWADDR(m->fis.base);
  482. p->fishi = 0;
  483. p->cmd |= Afre | Ast;
  484. /* disable power managment sequence from book. */
  485. p->sctl = (3*Aipm) | (mode*Aspd) | (0*Adet);
  486. p->cmd &= ~Aalpe;
  487. p->ie = IEM;
  488. return 0;
  489. }
  490. static int
  491. ahcienable(Ahba *h)
  492. {
  493. h->ghc |= Hie;
  494. return 0;
  495. }
  496. static int
  497. ahcidisable(Ahba *h)
  498. {
  499. h->ghc &= ~Hie;
  500. return 0;
  501. }
  502. static int
  503. countbits(ulong u)
  504. {
  505. int i, n;
  506. n = 0;
  507. for(i = 0; i < 32; i++)
  508. if(u & (1<<i))
  509. n++;
  510. return n;
  511. }
  512. static int
  513. ahciconf(Ctlr *c)
  514. {
  515. u32int u;
  516. Ahba *h;
  517. static int count;
  518. h = c->hba = (Ahba*)c->mmio;
  519. u = h->cap;
  520. if((u & Hsam) == 0)
  521. h->ghc |= Hae;
  522. print("ahci%d port %#p: hba sss %d; ncs %d; coal %d; mports %d; "
  523. "led %d; clo %d; ems %d;\n", count++, h,
  524. (u>>27) & 1, (u>>8) & 0x1f, (u>>7) & 1, u & 0x1f, (u>>25) & 1,
  525. (u>>24) & 1, (u>>6) & 1);
  526. return countbits(h->pi);
  527. }
  528. static int
  529. ahcihbareset(Ahba *h)
  530. {
  531. int wait;
  532. h->ghc |= 1;
  533. for(wait = 0; wait < 1000; wait += 100){
  534. if(h->ghc == 0)
  535. return 0;
  536. delay(100);
  537. }
  538. return -1;
  539. }
  540. static void
  541. idmove(char *p, ushort *a, int n)
  542. {
  543. int i;
  544. char *op, *e;
  545. op = p;
  546. for(i = 0; i < n/2; i++){
  547. *p++ = a[i] >> 8;
  548. *p++ = a[i];
  549. }
  550. *p = 0;
  551. while(p > op && *--p == ' ')
  552. *p = 0;
  553. e = p;
  554. for (p = op; *p == ' '; p++)
  555. ;
  556. memmove(op, p, n - (e - p));
  557. }
  558. static int
  559. identify(Drive *d)
  560. {
  561. u16int *id;
  562. vlong osectors, s;
  563. uchar oserial[21];
  564. SDunit *u;
  565. id = d->info;
  566. s = ahciidentify(&d->portc, id);
  567. if(s == -1){
  568. d->state = Derror;
  569. return -1;
  570. }
  571. osectors = d->sectors;
  572. memmove(oserial, d->serial, sizeof d->serial);
  573. d->sectors = s;
  574. d->smartrs = 0;
  575. idmove(d->serial, id+10, 20);
  576. idmove(d->firmware, id+23, 8);
  577. idmove(d->model, id+27, 40);
  578. u = d->unit;
  579. memset(u->inquiry, 0, sizeof u->inquiry);
  580. u->inquiry[2] = 2;
  581. u->inquiry[3] = 2;
  582. u->inquiry[4] = sizeof u->inquiry - 4;
  583. memmove(u->inquiry+8, d->model, 40);
  584. if((osectors == 0 || osectors != s) &&
  585. memcmp(oserial, d->serial, sizeof oserial) != 0){
  586. d->mediachange = 1;
  587. u->sectors = 0;
  588. }
  589. return 0;
  590. }
  591. static void
  592. clearci(Aport *p)
  593. {
  594. if((p->cmd & Ast) == 0)
  595. return;
  596. p->cmd &= ~Ast;
  597. p->cmd |= Ast;
  598. }
  599. static void
  600. updatedrive(Drive *d)
  601. {
  602. u32int cause, serr, s0, pr, ewake;
  603. char *name;
  604. Aport *p;
  605. static u32int last;
  606. pr = 1;
  607. ewake = 0;
  608. p = d->port;
  609. cause = p->isr;
  610. serr = p->serror;
  611. p->isr = cause;
  612. name = "??";
  613. if(d->unit && d->unit->name)
  614. name = d->unit->name;
  615. if(p->ci == 0){
  616. d->portm.flag |= Fdone;
  617. pr = 0;
  618. }else if(cause & Adps)
  619. pr = 0;
  620. if(cause&Ifatal){
  621. ewake = 1;
  622. dprint("Fatal\n");
  623. }
  624. if(cause & Adhrs){
  625. if(p->task & (32|1)){
  626. dprint("Adhrs cause = %ux; serr = %ux; task=%ux\n",
  627. cause, serr, p->task);
  628. d->portm.flag |= Ferror;
  629. ewake = 1;
  630. }
  631. pr = 0;
  632. }
  633. if(pr)
  634. dprint("%s: upd %ux ta %ux\n", name, cause, p->task);
  635. if(cause & (Aprcs|Aifs)){
  636. s0 = d->state;
  637. switch(p->sstatus & 7){
  638. case 0:
  639. d->state = Dmissing;
  640. break;
  641. case 1:
  642. d->state = Derror;
  643. break;
  644. case 3:
  645. /* power mgnt crap for surprise removal */
  646. p->ie |= Aprcs | Apcs; /* is this required? */
  647. d->state = Dreset;
  648. break;
  649. case 4:
  650. d->state = Doffline;
  651. break;
  652. }
  653. dprint("%s: %s → %s [Apcrs] %ux\n", name, diskstates[s0],
  654. diskstates[d->state], p->sstatus);
  655. if(s0 == Dready && d->state != Dready)
  656. idprint("%s: pulled\n", name);
  657. if(d->state != Dready)
  658. d->portm.flag |= Ferror;
  659. ewake = 1;
  660. }
  661. p->serror = serr;
  662. if(ewake)
  663. clearci(p);
  664. last = cause;
  665. }
  666. static void
  667. pstatus(Drive *d, ulong s)
  668. {
  669. /*
  670. * bogus code because the first interrupt is currently dropped.
  671. * likely my fault. serror may be cleared at the wrong time.
  672. */
  673. switch(s){
  674. case 0:
  675. d->state = Dmissing;
  676. break;
  677. case 2: /* should this be missing? need testcase. */
  678. dprint("pstatus 2\n");
  679. case 3:
  680. d->wait = 0;
  681. d->state = Dnew;
  682. break;
  683. case 4:
  684. d->state = Doffline;
  685. break;
  686. }
  687. }
  688. static int
  689. configdrive(Drive *d)
  690. {
  691. if(ahciconfigdrive(d->ctlr->hba, &d->portc, d->mode) == -1)
  692. return -1;
  693. ilock(d);
  694. pstatus(d, d->port->sstatus & 7);
  695. iunlock(d);
  696. return 0;
  697. }
  698. static void
  699. resetdisk(Drive *d)
  700. {
  701. uint state, det, stat;
  702. Aport *p;
  703. p = d->port;
  704. det = p->sctl & 7;
  705. stat = p->sstatus & 7;
  706. state = (p->cmd>>28) & 0xf;
  707. dprint("resetdisk: icc %ux det %d sdet %d\n", state, det, stat);
  708. if(stat != 3){
  709. ilock(d);
  710. d->state = Dportreset;
  711. iunlock(d);
  712. return;
  713. }
  714. ilock(d);
  715. state = d->state;
  716. if(d->state != Dready || d->state != Dnew)
  717. d->portm.flag |= Ferror;
  718. clearci(p); /* satisfy sleep condition. */
  719. iunlock(d);
  720. qlock(&d->portm);
  721. if(p->cmd & Ast && ahciswreset(&d->portc) == -1){
  722. ilock(d);
  723. d->state = Dportreset; /* get a bigger stick. */
  724. iunlock(d);
  725. } else {
  726. ilock(d);
  727. d->state = Dmissing;
  728. iunlock(d);
  729. configdrive(d);
  730. }
  731. dprint("resetdisk: %s → %s\n", diskstates[state], diskstates[d->state]);
  732. qunlock(&d->portm);
  733. }
  734. static int
  735. newdrive(Drive *d)
  736. {
  737. char *name, *s;
  738. Aportc *c;
  739. Aportm *m;
  740. c = &d->portc;
  741. m = &d->portm;
  742. name = d->unit->name;
  743. if(name == 0)
  744. name = "??";
  745. if(d->port->task == 0x80)
  746. return -1;
  747. qlock(c->m);
  748. if(setudmamode(c, 5) == -1){
  749. dprint("%s: can't set udma mode\n", name);
  750. goto lose;
  751. }
  752. if(identify(d) == -1){
  753. dprint("%s: identify failure\n", name);
  754. goto lose;
  755. }
  756. if(m->feat & Dpower && setfeatures(c, 0x85) == -1){
  757. m->feat &= ~Dpower;
  758. if(ahcirecover(c) == -1) {
  759. dprint("%s: ahcirecover failed\n", name);
  760. goto lose;
  761. }
  762. }
  763. ilock(d);
  764. d->state = Dready;
  765. iunlock(d);
  766. qunlock(c->m);
  767. s = "";
  768. if(m->feat & Dllba)
  769. s = "L";
  770. idprint("%s: %sLBA %lld sectors\n", d->unit->name, s, d->sectors);
  771. idprint(" %s %s %s %s\n", d->model, d->firmware, d->serial,
  772. d->mediachange? "[mediachange]": "");
  773. return 0;
  774. lose:
  775. qunlock(&d->portm);
  776. return -1;
  777. }
  778. enum {
  779. Nms = 256,
  780. Mphywait = 2*1024/Nms - 1,
  781. Midwait = 16*1024/Nms - 1,
  782. Mcomrwait = 64*1024/Nms - 1,
  783. };
  784. static void
  785. westerndigitalhung(Drive *d)
  786. {
  787. if((d->portm.feat & Datapi) == 0 && d->active &&
  788. TK2MS(m->ticks - d->intick) > 5000){
  789. dprint("%s: drive hung; resetting [%ux] ci=%x\n", d->unit->name,
  790. d->port->task, d->port->ci);
  791. d->state = Dreset;
  792. }
  793. }
  794. static ushort olds[NCtlr*NCtlrdrv];
  795. static int
  796. doportreset(Drive *d)
  797. {
  798. int i;
  799. i = -1;
  800. qlock(&d->portm);
  801. if(ahciportreset(&d->portc) == -1)
  802. dprint("ahciportreset fails\n");
  803. else
  804. i = 0;
  805. qunlock(&d->portm);
  806. dprint("portreset → %s [task %ux]\n", diskstates[d->state],
  807. d->port->task);
  808. return i;
  809. }
  810. static void
  811. checkdrive(Drive *d, int i)
  812. {
  813. ushort s;
  814. char *name;
  815. ilock(d);
  816. name = d->unit->name;
  817. s = d->port->sstatus;
  818. if(s != olds[i]){
  819. dprint("%s: status: %#ux -> %#ux: %s\n", name, olds[i],
  820. s, diskstates[d->state]);
  821. olds[i] = s;
  822. d->wait = 0;
  823. }
  824. westerndigitalhung(d);
  825. switch(d->state){
  826. case Dnull:
  827. case Dready:
  828. break;
  829. case Dmissing:
  830. case Dnew:
  831. switch(s & 0x107){
  832. case 0:
  833. // case 1:
  834. break;
  835. default:
  836. dprint("%s: unknown status %04ux\n", name, s);
  837. case 0x100:
  838. if(++d->wait&Mphywait)
  839. break;
  840. reset:
  841. if(++d->mode > DMsataii)
  842. d->mode = 0;
  843. if(d->mode == DMsatai){ /* we tried everything */
  844. d->state = Dportreset;
  845. goto portreset;
  846. }
  847. dprint("%s: reset; new mode %s\n", name,
  848. modename[d->mode]);
  849. iunlock(d);
  850. resetdisk(d);
  851. ilock(d);
  852. break;
  853. case 1:
  854. if (d->state != Dnew)
  855. break;
  856. case 0x103:
  857. if((++d->wait&Midwait) == 0){
  858. dprint("%s: slow reset %04ux task=%ux; %d\n",
  859. name, s, d->port->task, d->wait);
  860. goto reset;
  861. }
  862. s = d->port->task&0xff;
  863. if(s == 0x7f || ((d->port->sig>>16) != 0xeb14 &&
  864. (s & ~0x17) != (1<<6)))
  865. break;
  866. iunlock(d);
  867. newdrive(d);
  868. ilock(d);
  869. break;
  870. }
  871. break;
  872. case Doffline:
  873. if(d->wait++ & Mcomrwait)
  874. break;
  875. case Derror:
  876. case Dreset:
  877. dprint("%s: reset [%s]: mode %d; status %04ux\n",
  878. name, diskstates[d->state], d->mode, s);
  879. iunlock(d);
  880. resetdisk(d);
  881. ilock(d);
  882. break;
  883. case Dportreset:
  884. portreset:
  885. if(d->wait++ & 0xff && (s & 0x100) == 0)
  886. break;
  887. dprint("%s: portreset [%s]: mode %d; status %04ux\n",
  888. name, diskstates[d->state], d->mode, s);
  889. d->portm.flag |= Ferror;
  890. clearci(d->port);
  891. if((s & 7) == 0){
  892. d->state = Dmissing;
  893. break;
  894. }
  895. iunlock(d);
  896. doportreset(d);
  897. ilock(d);
  898. break;
  899. }
  900. iunlock(d);
  901. }
  902. static void
  903. iainterrupt(Ureg*, void *a)
  904. {
  905. int i;
  906. ulong cause, m;
  907. Ctlr *c;
  908. Drive *d;
  909. c = a;
  910. ilock(c);
  911. /* check drive here! */
  912. cause = c->hba->isr;
  913. for(i = 0; i < c->ndrive; i++){
  914. m = 1 << i;
  915. if((cause & m) == 0)
  916. continue;
  917. d = c->rawdrive + i;
  918. ilock(d);
  919. if(d->port->isr && c->hba->pi & m)
  920. updatedrive(d);
  921. c->hba->isr = m;
  922. iunlock(d);
  923. }
  924. iunlock(c);
  925. }
  926. static int
  927. iaverify(SDunit *u)
  928. {
  929. Ctlr *c;
  930. Drive *d;
  931. c = u->dev->ctlr;
  932. d = c->drive[u->subno];
  933. ilock(c);
  934. ilock(d);
  935. d->unit = u;
  936. iunlock(d);
  937. iunlock(c);
  938. checkdrive(d, d->driveno);
  939. return 1;
  940. }
  941. static int
  942. iaenable(SDev *s)
  943. {
  944. Ctlr *c;
  945. c = s->ctlr;
  946. ilock(c);
  947. if(!c->enabled) {
  948. if(c->ndrive == 0)
  949. panic("iaenable: zero s->ctlr->ndrive");
  950. pcisetbme(c->pci);
  951. setvec(c->pci->intl+VectorPIC, iainterrupt, c);
  952. /* supposed to squelch leftover interrupts here. */
  953. ahcienable(c->hba);
  954. c->enabled = 1;
  955. }
  956. iunlock(c);
  957. return 1;
  958. }
  959. static int
  960. iadisable(SDev *s)
  961. {
  962. Ctlr *c;
  963. c = s->ctlr;
  964. ilock(c);
  965. ahcidisable(c->hba);
  966. // intrdisable(c->irq, iainterrupt, c, c->tbdf, name);
  967. c->enabled = 0;
  968. iunlock(c);
  969. return 1;
  970. }
  971. static int
  972. iaonline(SDunit *unit)
  973. {
  974. int r;
  975. Ctlr *c;
  976. Drive *d;
  977. c = unit->dev->ctlr;
  978. d = c->drive[unit->subno];
  979. r = 0;
  980. if(d->portm.feat & Datapi && d->mediachange){
  981. r = scsionline(unit);
  982. if(r > 0)
  983. d->mediachange = 0;
  984. return r;
  985. }
  986. ilock(d);
  987. if(d->mediachange){
  988. r = 2;
  989. d->mediachange = 0;
  990. /* devsd resets this after online is called; why? */
  991. unit->sectors = d->sectors;
  992. unit->secsize = 512;
  993. } else if(d->state == Dready)
  994. r = 1;
  995. iunlock(d);
  996. return r;
  997. }
  998. /* returns locked list! */
  999. static Alist*
  1000. ahcibuild(Aportm *m, uchar *cmd, void *data, int n, vlong lba)
  1001. {
  1002. uchar *c, acmd, dir, llba;
  1003. Alist *l;
  1004. Actab *t;
  1005. Aprdt *p;
  1006. static uchar tab[2][2] = { 0xc8, 0x25, 0xca, 0x35 };
  1007. dir = *cmd != 0x28;
  1008. llba = m->feat & Dllba? 1: 0;
  1009. acmd = tab[dir][llba];
  1010. qlock(m);
  1011. l = m->list;
  1012. t = m->ctab;
  1013. c = t->cfis;
  1014. c[0] = 0x27;
  1015. c[1] = 0x80;
  1016. c[2] = acmd;
  1017. c[3] = 0;
  1018. c[4] = lba; /* sector lba low 7:0 */
  1019. c[5] = lba >> 8; /* cylinder low lba mid 15:8 */
  1020. c[6] = lba >> 16; /* cylinder hi lba hi 23:16 */
  1021. c[7] = 0xa0 | 0x40; /* obsolete device bits + lba */
  1022. if(llba == 0)
  1023. c[7] |= (lba>>24) & 7;
  1024. c[8] = lba >> 24; /* sector (exp) lba 31:24 */
  1025. c[9] = lba >> 32; /* cylinder low (exp) lba 39:32 */
  1026. c[10] = lba >> 48; /* cylinder hi (exp) lba 48:40 */
  1027. c[11] = 0; /* features (exp); */
  1028. c[12] = n; /* sector count */
  1029. c[13] = n >> 8; /* sector count (exp) */
  1030. c[14] = 0; /* r */
  1031. c[15] = 0; /* control */
  1032. *(ulong*)(c+16) = 0;
  1033. l->flags = 1<<16 | Lpref | 0x5; /* Lpref ?? */
  1034. if(dir == Write)
  1035. l->flags |= Lwrite;
  1036. l->len = 0;
  1037. l->ctab = PCIWADDR(t);
  1038. l->ctabhi = 0;
  1039. p = &t->prdt;
  1040. p->dba = PCIWADDR(data);
  1041. p->dbahi = 0;
  1042. p->count = 1<<31 | (512*n - 2) | 1;
  1043. return l;
  1044. }
  1045. static Alist*
  1046. ahcibuildpkt(Aportm *m, SDreq *r, void *data, int n)
  1047. {
  1048. int fill, len;
  1049. uchar *c;
  1050. Actab *t;
  1051. Alist *l;
  1052. Aprdt *p;
  1053. qlock(m);
  1054. l = m->list;
  1055. t = m->ctab;
  1056. c = t->cfis;
  1057. fill = m->feat & Datapi16? 16: 12;
  1058. if((len = r->clen) > fill)
  1059. len = fill;
  1060. memmove(t->atapi, r->cmd, len);
  1061. memset(t->atapi + len, 0, fill - len);
  1062. c[0] = 0x27;
  1063. c[1] = 0x80;
  1064. c[2] = 0xa0;
  1065. if(n != 0)
  1066. c[3] = 1; /* dma */
  1067. else
  1068. c[3] = 0; /* features (exp); */
  1069. c[4] = 0; /* sector lba low 7:0 */
  1070. c[5] = n; /* cylinder low lba mid 15:8 */
  1071. c[6] = n >> 8; /* cylinder hi lba hi 23:16 */
  1072. c[7] = 0xa0; /* obsolete device bits */
  1073. *(ulong*)(c+8) = 0;
  1074. *(ulong*)(c+12) = 0;
  1075. *(ulong*)(c+16) = 0;
  1076. l->flags = 1<<16 | Lpref | Latapi | 0x5;
  1077. if(r->write != 0 && data)
  1078. l->flags |= Lwrite;
  1079. l->len = 0;
  1080. l->ctab = PCIWADDR(t);
  1081. l->ctabhi = 0;
  1082. if(data == 0)
  1083. return l;
  1084. p = &t->prdt;
  1085. p->dba = PCIWADDR(data);
  1086. p->dbahi = 0;
  1087. p->count = 1<<31 | (n - 2) | 1;
  1088. return l;
  1089. }
  1090. static int
  1091. waitready(Drive *d)
  1092. {
  1093. u32int s, t, i;
  1094. for(i = 0; i < 120; i++){
  1095. ilock(d);
  1096. s = d->port->sstatus;
  1097. t = d->port->task;
  1098. iunlock(d);
  1099. if((s & 0x100) == 0)
  1100. return -1;
  1101. if(d->state == Dready && (s & 7) == 3)
  1102. return 0;
  1103. if((i + 1) % 30 == 0)
  1104. print("%s: waitready: [%s] task=%ux sstat=%ux\n",
  1105. d->unit->name, diskstates[d->state], t, s);
  1106. esleep(1000);
  1107. }
  1108. print("%s: not responding; offline\n", d->unit->name);
  1109. ilock(d);
  1110. d->state = Doffline;
  1111. iunlock(d);
  1112. return -1;
  1113. }
  1114. static int
  1115. iariopkt(SDreq *r, Drive *d)
  1116. {
  1117. int n, count, try, max, flag, task;
  1118. char *name;
  1119. uchar *cmd, *data;
  1120. Aport *p;
  1121. Asleep as;
  1122. cmd = r->cmd;
  1123. name = d->unit->name;
  1124. p = d->port;
  1125. aprint("%02ux %02ux %c %d %p\n", cmd[0], cmd[2], "rw"[r->write],
  1126. r->dlen, r->data);
  1127. // if(cmd[0] == 0x5a && (cmd[2] & 0x3f) == 0x3f)
  1128. // return sdmodesense(r, cmd, d->info, sizeof d->info);
  1129. r->rlen = 0;
  1130. count = r->dlen;
  1131. max = 65536;
  1132. try = 0;
  1133. retry:
  1134. if(waitready(d) == -1)
  1135. return SDeio;
  1136. data = r->data;
  1137. n = count;
  1138. if(n > max)
  1139. n = max;
  1140. d->active++;
  1141. ahcibuildpkt(&d->portm, r, data, n);
  1142. ilock(d);
  1143. d->portm.flag = 0;
  1144. iunlock(d);
  1145. p->ci = 1;
  1146. as.p = p;
  1147. as.i = 1;
  1148. d->intick = m->ticks;
  1149. while(ahciclear(&as) == 0)
  1150. ;
  1151. ilock(d);
  1152. flag = d->portm.flag;
  1153. task = d->port->task;
  1154. iunlock(d);
  1155. if(task & (Efatal<<8) || task & (ASbsy|ASdrq) && d->state == Dready){
  1156. d->port->ci = 0; /* @? */
  1157. ahcirecover(&d->portc);
  1158. task = d->port->task;
  1159. }
  1160. d->active--;
  1161. qunlock(&d->portm);
  1162. if(flag == 0){
  1163. if(++try == 10){
  1164. print("%s: bad disk\n", name);
  1165. r->status = SDcheck;
  1166. return SDcheck;
  1167. }
  1168. print("%s: retry\n", name);
  1169. esleep(1000);
  1170. goto retry;
  1171. }
  1172. if(flag & Ferror){
  1173. if((task & Eidnf) == 0)
  1174. print("%s: i/o error %ux\n", name, task);
  1175. r->status = SDcheck;
  1176. return SDcheck;
  1177. }
  1178. data += n;
  1179. r->rlen = data - (uchar*)r->data;
  1180. r->status = SDok;
  1181. return SDok;
  1182. }
  1183. static int
  1184. iario(SDreq *r)
  1185. {
  1186. int n, count, max, flag, task;
  1187. vlong lba;
  1188. char *name;
  1189. uchar *cmd, *data;
  1190. Aport *p;
  1191. Asleep as;
  1192. Ctlr *c;
  1193. Drive *d;
  1194. SDunit *unit;
  1195. unit = r->unit;
  1196. c = unit->dev->ctlr;
  1197. d = c->drive[unit->subno];
  1198. if(d->portm.feat & Datapi)
  1199. return iariopkt(r, d);
  1200. cmd = r->cmd;
  1201. name = d->unit->name;
  1202. p = d->port;
  1203. // if((i = sdfakescsi(r, d->info, sizeof d->info)) != SDnostatus){
  1204. // r->status = i;
  1205. // return i;
  1206. // }
  1207. if(*cmd != 0x28 && *cmd != 0x2a){
  1208. print("%s: bad cmd 0x%.2ux\n", name, cmd[0]);
  1209. r->status = SDcheck;
  1210. return SDcheck;
  1211. }
  1212. lba = cmd[2]<<24 | cmd[3]<<16 | cmd[4]<<8 | cmd[5];
  1213. count = cmd[7]<<8 | cmd[8];
  1214. if(r->data == nil)
  1215. return SDok;
  1216. if(r->dlen < count * unit->secsize)
  1217. count = r->dlen / unit->secsize;
  1218. max = 128;
  1219. if(waitready(d) == -1)
  1220. return SDeio;
  1221. data = r->data;
  1222. while(count > 0){
  1223. n = count;
  1224. if(n > max)
  1225. n = max;
  1226. d->active++;
  1227. ahcibuild(&d->portm, cmd, data, n, lba);
  1228. ilock(d);
  1229. d->portm.flag = 0;
  1230. iunlock(d);
  1231. p->ci = 1;
  1232. as.p = p;
  1233. as.i = 1;
  1234. d->intick = m->ticks;
  1235. while(ahciclear(&as) == 0)
  1236. ;
  1237. ilock(d);
  1238. flag = d->portm.flag;
  1239. task = d->port->task;
  1240. iunlock(d);
  1241. if(task & (Efatal<<8) ||
  1242. task & (ASbsy|ASdrq) && d->state == Dready){
  1243. d->port->ci = 0; /* @? */
  1244. ahcirecover(&d->portc);
  1245. task = d->port->task;
  1246. }
  1247. d->active--;
  1248. qunlock(&d->portm);
  1249. if(flag == 0 || flag & Ferror){
  1250. print("%s: i/o error %ux @%lld\n", name, task, lba);
  1251. r->status = SDeio;
  1252. return SDeio;
  1253. }
  1254. count -= n;
  1255. lba += n;
  1256. data += n * unit->secsize;
  1257. }
  1258. r->rlen = data - (uchar*)r->data;
  1259. r->status = SDok;
  1260. return SDok;
  1261. }
  1262. /*
  1263. * configure drives 0-5 as ahci sata (c.f. errata)
  1264. */
  1265. static int
  1266. iaahcimode(Pcidev *p)
  1267. {
  1268. dprint("iaahcimode %ux %ux %ux\n", pcicfgr8(p, 0x91),
  1269. pcicfgr8(p, 92), pcicfgr8(p, 93));
  1270. pcicfgw16(p, 0x92, pcicfgr32(p, 0x92) | 0xf); /* ports 0-3 */
  1271. // pcicfgw8(p, 0x93, pcicfgr32(p, 9x93) | 3); /* ports 4-5 */
  1272. return 0;
  1273. }
  1274. static void
  1275. iasetupahci(Ctlr *c)
  1276. {
  1277. /* disable cmd block decoding. */
  1278. pcicfgw16(c->pci, 0x40, pcicfgr16(c->pci, 0x40) & ~(1<<15));
  1279. pcicfgw16(c->pci, 0x42, pcicfgr16(c->pci, 0x42) & ~(1<<15));
  1280. c->lmmio[0x4/4] |= 1 << 31; /* enable ahci mode (ghc register) */
  1281. c->lmmio[0xc/4] = (1<<6) - 1; /* five ports (supposedly ro pi reg) */
  1282. /* enable ahci mode; from ich9 datasheet */
  1283. pcicfgw8(c->pci, 0x90, 1<<6 | 1<<5);
  1284. }
  1285. static SDev*
  1286. iapnp(void)
  1287. {
  1288. int i, n, nunit, type;
  1289. ulong io;
  1290. Ctlr *c;
  1291. Drive *d;
  1292. Pcidev *p;
  1293. SDev *head, *tail, *s;
  1294. static int done;
  1295. if (done || getconf("*noahciload") != nil)
  1296. return nil;
  1297. done = 1;
  1298. p = nil;
  1299. head = tail = nil;
  1300. loop:
  1301. while((p = pcimatch(p, 0, 0)) != nil){
  1302. if(p->vid == 0x8086 && (p->did & 0xfffc) == 0x2680)
  1303. type = Tesb;
  1304. else if(p->vid == 0x8086 && (p->did & 0xfffe) == 0x27c4)
  1305. type = Tich; /* 82801g[bh]m */
  1306. else if(p->vid == 0x1002 && p->did == 0x4380)
  1307. type = Tsb600;
  1308. else
  1309. continue;
  1310. if(niactlr == NCtlr){
  1311. print("%spnp: too many controllers\n", tname[type]);
  1312. break;
  1313. }
  1314. c = iactlr + niactlr;
  1315. s = sdevs + niactlr;
  1316. memset(c, 0, sizeof *c);
  1317. memset(s, 0, sizeof *s);
  1318. c->pci = p;
  1319. c->type = type;
  1320. io = p->mem[Abar].bar & ~0xf;
  1321. io = upamalloc(io, p->mem[Abar].size, 0);
  1322. if(io == 0){
  1323. print("%s: address %#lux in use did=%x\n",
  1324. tname[c->type], io, p->did);
  1325. continue;
  1326. }
  1327. c->mmio = KADDR(io);
  1328. c->lmmio = (ulong*)c->mmio;
  1329. if(Intel(c->type) && p->did != 0x2681)
  1330. iasetupahci(c);
  1331. nunit = ahciconf(c);
  1332. // ahcihbareset((Ahba*)c->mmio);
  1333. if(Intel(c->type) && iaahcimode(p) == -1)
  1334. break;
  1335. if(nunit < 1){
  1336. // vunmap(c->mmio, p->mem[Abar].size);
  1337. continue;
  1338. }
  1339. niactlr++;
  1340. i = (c->hba->cap>>21) & 1;
  1341. print("%s: sata-%s with %d ports\n", tname[c->type],
  1342. "I\0II"+i*2, nunit);
  1343. s->ifc = &sdiahciifc;
  1344. s->ctlr = c;
  1345. s->nunit = nunit;
  1346. s->idno = 'E';
  1347. c->sdev = s;
  1348. c->ndrive = nunit;
  1349. /* map the drives -- they don't all need to be enabled. */
  1350. memset(c->rawdrive, 0, sizeof c->rawdrive);
  1351. n = 0;
  1352. for(i = 0; i < NCtlrdrv; i++) {
  1353. d = c->rawdrive+i;
  1354. d->portno = i;
  1355. d->driveno = -1;
  1356. d->sectors = 0;
  1357. d->ctlr = c;
  1358. if((c->hba->pi & (1<<i)) == 0)
  1359. continue;
  1360. d->state = Dnew;
  1361. d->port = (Aport*)(c->mmio + 0x80*i + 0x100);
  1362. d->portc.p = d->port;
  1363. d->portc.m = &d->portm;
  1364. d->driveno = n++;
  1365. c->drive[d->driveno] = d;
  1366. }
  1367. for(i = 0; i < n; i++)
  1368. if(ahciidle(c->drive[i]->port) == -1){
  1369. dprint("%s: port %d wedged; abort\n",
  1370. tname[c->type], i);
  1371. goto loop;
  1372. }
  1373. for(i = 0; i < n; i++){
  1374. c->drive[i]->mode = DMsatai;
  1375. configdrive(c->drive[i]);
  1376. }
  1377. if(head)
  1378. tail->next = s;
  1379. else
  1380. head = s;
  1381. tail = s;
  1382. }
  1383. return head;
  1384. }
  1385. static SDev*
  1386. iaid(SDev* sdev)
  1387. {
  1388. int i;
  1389. Ctlr *c;
  1390. for(; sdev; sdev = sdev->next){
  1391. if(sdev->ifc != &sdiahciifc)
  1392. continue;
  1393. c = sdev->ctlr;
  1394. for(i = 0; i < NCtlr; i++)
  1395. if(c == iactlr + i)
  1396. sdev->idno = 'E' + i;
  1397. }
  1398. return nil;
  1399. }
  1400. SDifc sdiahciifc = {
  1401. "iahci",
  1402. iapnp,
  1403. nil, /* legacy */
  1404. iaid,
  1405. iaenable,
  1406. iadisable,
  1407. iaverify,
  1408. iaonline,
  1409. iario,
  1410. nil,
  1411. nil,
  1412. scsibio,
  1413. };