ether2114x.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697
  1. /*
  2. * Digital Semiconductor DECchip 2114x PCI Fast Ethernet LAN Controller.
  3. * To do:
  4. * thresholds;
  5. * ring sizing;
  6. * handle more error conditions;
  7. * tidy setup packet mess;
  8. * push initialisation back to attach;
  9. * full SROM decoding.
  10. */
  11. #include "u.h"
  12. #include "../port/lib.h"
  13. #include "mem.h"
  14. #include "dat.h"
  15. #include "fns.h"
  16. #include "io.h"
  17. #include "../port/error.h"
  18. #include "../port/netif.h"
  19. #include "etherif.h"
  20. #define DEBUG (0)
  21. #define debug if(DEBUG)print
  22. enum {
  23. Nrde = 64,
  24. Ntde = 64,
  25. };
  26. #define Rbsz ROUNDUP(sizeof(Etherpkt)+4, 4)
  27. enum { /* CRS0 - Bus Mode */
  28. Swr = 0x00000001, /* Software Reset */
  29. Bar = 0x00000002, /* Bus Arbitration */
  30. Dsl = 0x0000007C, /* Descriptor Skip Length (field) */
  31. Ble = 0x00000080, /* Big/Little Endian */
  32. Pbl = 0x00003F00, /* Programmable Burst Length (field) */
  33. Cal = 0x0000C000, /* Cache Alignment (field) */
  34. Cal8 = 0x00004000, /* 8 longword boundary alignment */
  35. Cal16 = 0x00008000, /* 16 longword boundary alignment */
  36. Cal32 = 0x0000C000, /* 32 longword boundary alignment */
  37. Tap = 0x000E0000, /* Transmit Automatic Polling (field) */
  38. Dbo = 0x00100000, /* Descriptor Byte Ordering Mode */
  39. Rml = 0x00200000, /* Read Multiple */
  40. };
  41. enum { /* CSR[57] - Status and Interrupt Enable */
  42. Ti = 0x00000001, /* Transmit Interrupt */
  43. Tps = 0x00000002, /* Transmit Process Stopped */
  44. Tu = 0x00000004, /* Transmit buffer Unavailable */
  45. Tjt = 0x00000008, /* Transmit Jabber Timeout */
  46. Unf = 0x00000020, /* transmit UNderFlow */
  47. Ri = 0x00000040, /* Receive Interrupt */
  48. Ru = 0x00000080, /* Receive buffer Unavailable */
  49. Rps = 0x00000100, /* Receive Process Stopped */
  50. Rwt = 0x00000200, /* Receive Watchdog Timeout */
  51. Eti = 0x00000400, /* Early Transmit Interrupt */
  52. Gte = 0x00000800, /* General purpose Timer Expired */
  53. Fbe = 0x00002000, /* Fatal Bit Error */
  54. Ais = 0x00008000, /* Abnormal Interrupt Summary */
  55. Nis = 0x00010000, /* Normal Interrupt Summary */
  56. Rs = 0x000E0000, /* Receive process State (field) */
  57. Ts = 0x00700000, /* Transmit process State (field) */
  58. Eb = 0x03800000, /* Error bits */
  59. };
  60. enum { /* CSR6 - Operating Mode */
  61. Hp = 0x00000001, /* Hash/Perfect receive filtering mode */
  62. Sr = 0x00000002, /* Start/stop Receive */
  63. Ho = 0x00000004, /* Hash-Only filtering mode */
  64. Pb = 0x00000008, /* Pass Bad frames */
  65. If = 0x00000010, /* Inverse Filtering */
  66. Sb = 0x00000020, /* Start/stop Backoff counter */
  67. Pr = 0x00000040, /* Promiscuous Mode */
  68. Pm = 0x00000080, /* Pass all Multicast */
  69. Fd = 0x00000200, /* Full Duplex mode */
  70. Om = 0x00000C00, /* Operating Mode (field) */
  71. Fc = 0x00001000, /* Force Collision */
  72. St = 0x00002000, /* Start/stop Transmission Command */
  73. Tr = 0x0000C000, /* ThReshold control bits (field) */
  74. Tr128 = 0x00000000,
  75. Tr256 = 0x00004000,
  76. Tr512 = 0x00008000,
  77. Tr1024 = 0x0000C000,
  78. Ca = 0x00020000, /* CApture effect enable */
  79. Ps = 0x00040000, /* Port Select */
  80. Hbd = 0x00080000, /* HeartBeat Disable */
  81. Imm = 0x00100000, /* IMMediate mode */
  82. Sf = 0x00200000, /* Store and Forward */
  83. Ttm = 0x00400000, /* Transmit Threshold Mode */
  84. Pcs = 0x00800000, /* PCS function */
  85. Scr = 0x01000000, /* SCRambler mode */
  86. Mbo = 0x02000000, /* Must Be One */
  87. Ra = 0x40000000, /* Receive All */
  88. Sc = 0x80000000, /* Special Capture effect enable */
  89. TrMODE = Tr512, /* default transmission threshold */
  90. };
  91. enum { /* CSR9 - ROM and MII Management */
  92. Scs = 0x00000001, /* serial ROM chip select */
  93. Sclk = 0x00000002, /* serial ROM clock */
  94. Sdi = 0x00000004, /* serial ROM data in */
  95. Sdo = 0x00000008, /* serial ROM data out */
  96. Ss = 0x00000800, /* serial ROM select */
  97. Wr = 0x00002000, /* write */
  98. Rd = 0x00004000, /* read */
  99. Mdc = 0x00010000, /* MII management clock */
  100. Mdo = 0x00020000, /* MII management write data */
  101. Mii = 0x00040000, /* MII management operation mode (W) */
  102. Mdi = 0x00080000, /* MII management data in */
  103. };
  104. enum { /* CSR12 - General-Purpose Port */
  105. Gpc = 0x00000100, /* General Purpose Control */
  106. };
  107. typedef struct Des {
  108. int status;
  109. int control;
  110. ulong addr;
  111. Block* bp;
  112. } Des;
  113. enum { /* status */
  114. Of = 0x00000001, /* Rx: OverFlow */
  115. Ce = 0x00000002, /* Rx: CRC Error */
  116. Db = 0x00000004, /* Rx: Dribbling Bit */
  117. Re = 0x00000008, /* Rx: Report on MII Error */
  118. Rw = 0x00000010, /* Rx: Receive Watchdog */
  119. Ft = 0x00000020, /* Rx: Frame Type */
  120. Cs = 0x00000040, /* Rx: Collision Seen */
  121. Tl = 0x00000080, /* Rx: Frame too Long */
  122. Ls = 0x00000100, /* Rx: Last deScriptor */
  123. Fs = 0x00000200, /* Rx: First deScriptor */
  124. Mf = 0x00000400, /* Rx: Multicast Frame */
  125. Rf = 0x00000800, /* Rx: Runt Frame */
  126. Dt = 0x00003000, /* Rx: Data Type (field) */
  127. De = 0x00004000, /* Rx: Descriptor Error */
  128. Fl = 0x3FFF0000, /* Rx: Frame Length (field) */
  129. Ff = 0x40000000, /* Rx: Filtering Fail */
  130. Def = 0x00000001, /* Tx: DEFerred */
  131. Uf = 0x00000002, /* Tx: UnderFlow error */
  132. Lf = 0x00000004, /* Tx: Link Fail report */
  133. Cc = 0x00000078, /* Tx: Collision Count (field) */
  134. Hf = 0x00000080, /* Tx: Heartbeat Fail */
  135. Ec = 0x00000100, /* Tx: Excessive Collisions */
  136. Lc = 0x00000200, /* Tx: Late Collision */
  137. Nc = 0x00000400, /* Tx: No Carrier */
  138. Lo = 0x00000800, /* Tx: LOss of carrier */
  139. To = 0x00004000, /* Tx: Transmission jabber timeOut */
  140. Es = 0x00008000, /* [RT]x: Error Summary */
  141. Own = 0x80000000, /* [RT]x: OWN bit */
  142. };
  143. enum { /* control */
  144. Bs1 = 0x000007FF, /* [RT]x: Buffer 1 Size */
  145. Bs2 = 0x003FF800, /* [RT]x: Buffer 2 Size */
  146. Ch = 0x01000000, /* [RT]x: second address CHained */
  147. Er = 0x02000000, /* [RT]x: End of Ring */
  148. Ft0 = 0x00400000, /* Tx: Filtering Type 0 */
  149. Dpd = 0x00800000, /* Tx: Disabled PaDding */
  150. Ac = 0x04000000, /* Tx: Add CRC disable */
  151. Set = 0x08000000, /* Tx: SETup packet */
  152. Ft1 = 0x10000000, /* Tx: Filtering Type 1 */
  153. Fseg = 0x20000000, /* Tx: First SEGment */
  154. Lseg = 0x40000000, /* Tx: Last SEGment */
  155. Ic = 0x80000000, /* Tx: Interrupt on Completion */
  156. };
  157. enum { /* PHY registers */
  158. Bmcr = 0, /* Basic Mode Control */
  159. Bmsr = 1, /* Basic Mode Status */
  160. Phyidr1 = 2, /* PHY Identifier #1 */
  161. Phyidr2 = 3, /* PHY Identifier #2 */
  162. Anar = 4, /* Auto-Negotiation Advertisment */
  163. Anlpar = 5, /* Auto-Negotiation Link Partner Ability */
  164. Aner = 6, /* Auto-Negotiation Expansion */
  165. };
  166. enum { /* Variants */
  167. Tulip0 = (0x0009<<16)|0x1011,
  168. Tulip3 = (0x0019<<16)|0x1011,
  169. Pnic = (0x0002<<16)|0x11AD,
  170. Pnic2 = (0xC115<<16)|0x11AD,
  171. CentaurP = (0x0985<<16)|0x1317,
  172. };
  173. typedef struct Ctlr Ctlr;
  174. typedef struct Ctlr {
  175. int port;
  176. Pcidev* pcidev;
  177. Ctlr* next;
  178. int active;
  179. int id; /* (pcidev->did<<16)|pcidev->vid */
  180. uchar* srom;
  181. int sromsz; /* address size in bits */
  182. uchar* sromea; /* MAC address */
  183. uchar* leaf;
  184. int sct; /* selected connection type */
  185. int k; /* info block count */
  186. uchar* infoblock[16];
  187. int sctk; /* sct block index */
  188. int curk; /* current block index */
  189. uchar* type5block;
  190. int phy[32]; /* logical to physical map */
  191. int phyreset; /* reset bitmap */
  192. int curphyad;
  193. int fdx;
  194. int ttm;
  195. uchar fd; /* option */
  196. int medium; /* option */
  197. int csr6; /* CSR6 - operating mode */
  198. int mask; /* CSR[57] - interrupt mask */
  199. int mbps;
  200. Lock lock;
  201. Des* rdr; /* receive descriptor ring */
  202. int nrdr; /* size of rdr */
  203. int rdrx; /* index into rdr */
  204. Lock tlock;
  205. Des* tdr; /* transmit descriptor ring */
  206. int ntdr; /* size of tdr */
  207. int tdrh; /* host index into tdr */
  208. int tdri; /* interface index into tdr */
  209. int ntq; /* descriptors active */
  210. int ntqmax;
  211. Block* setupbp;
  212. ulong of; /* receive statistics */
  213. ulong ce;
  214. ulong cs;
  215. ulong tl;
  216. ulong rf;
  217. ulong de;
  218. ulong ru;
  219. ulong rps;
  220. ulong rwt;
  221. ulong uf; /* transmit statistics */
  222. ulong ec;
  223. ulong lc;
  224. ulong nc;
  225. ulong lo;
  226. ulong to;
  227. ulong tps;
  228. ulong tu;
  229. ulong tjt;
  230. ulong unf;
  231. } Ctlr;
  232. static Ctlr* ctlrhead;
  233. static Ctlr* ctlrtail;
  234. #define csr32r(c, r) (inl((c)->port+((r)*8)))
  235. #define csr32w(c, r, l) (outl((c)->port+((r)*8), (ulong)(l)))
  236. static void
  237. promiscuous(void* arg, int on)
  238. {
  239. Ctlr *ctlr;
  240. ctlr = ((Ether*)arg)->ctlr;
  241. ilock(&ctlr->lock);
  242. if(on)
  243. ctlr->csr6 |= Pr;
  244. else
  245. ctlr->csr6 &= ~Pr;
  246. csr32w(ctlr, 6, ctlr->csr6);
  247. iunlock(&ctlr->lock);
  248. }
  249. static void
  250. attach(Ether* ether)
  251. {
  252. Ctlr *ctlr;
  253. ctlr = ether->ctlr;
  254. ilock(&ctlr->lock);
  255. if(!(ctlr->csr6 & Sr)){
  256. ctlr->csr6 |= Sr;
  257. csr32w(ctlr, 6, ctlr->csr6);
  258. }
  259. iunlock(&ctlr->lock);
  260. }
  261. static long
  262. ifstat(Ether* ether, void* a, long n, ulong offset)
  263. {
  264. Ctlr *ctlr;
  265. char *buf, *p;
  266. int i, l, len;
  267. ctlr = ether->ctlr;
  268. ether->crcs = ctlr->ce;
  269. ether->frames = ctlr->rf+ctlr->cs;
  270. ether->buffs = ctlr->de+ctlr->tl;
  271. ether->overflows = ctlr->of;
  272. if(n == 0)
  273. return 0;
  274. p = malloc(READSTR);
  275. l = snprint(p, READSTR, "Overflow: %lud\n", ctlr->of);
  276. l += snprint(p+l, READSTR-l, "Ru: %lud\n", ctlr->ru);
  277. l += snprint(p+l, READSTR-l, "Rps: %lud\n", ctlr->rps);
  278. l += snprint(p+l, READSTR-l, "Rwt: %lud\n", ctlr->rwt);
  279. l += snprint(p+l, READSTR-l, "Tps: %lud\n", ctlr->tps);
  280. l += snprint(p+l, READSTR-l, "Tu: %lud\n", ctlr->tu);
  281. l += snprint(p+l, READSTR-l, "Tjt: %lud\n", ctlr->tjt);
  282. l += snprint(p+l, READSTR-l, "Unf: %lud\n", ctlr->unf);
  283. l += snprint(p+l, READSTR-l, "CRC Error: %lud\n", ctlr->ce);
  284. l += snprint(p+l, READSTR-l, "Collision Seen: %lud\n", ctlr->cs);
  285. l += snprint(p+l, READSTR-l, "Frame Too Long: %lud\n", ctlr->tl);
  286. l += snprint(p+l, READSTR-l, "Runt Frame: %lud\n", ctlr->rf);
  287. l += snprint(p+l, READSTR-l, "Descriptor Error: %lud\n", ctlr->de);
  288. l += snprint(p+l, READSTR-l, "Underflow Error: %lud\n", ctlr->uf);
  289. l += snprint(p+l, READSTR-l, "Excessive Collisions: %lud\n", ctlr->ec);
  290. l += snprint(p+l, READSTR-l, "Late Collision: %lud\n", ctlr->lc);
  291. l += snprint(p+l, READSTR-l, "No Carrier: %lud\n", ctlr->nc);
  292. l += snprint(p+l, READSTR-l, "Loss of Carrier: %lud\n", ctlr->lo);
  293. l += snprint(p+l, READSTR-l, "Transmit Jabber Timeout: %lud\n",
  294. ctlr->to);
  295. l += snprint(p+l, READSTR-l, "csr6: %luX %uX\n", csr32r(ctlr, 6),
  296. ctlr->csr6);
  297. snprint(p+l, READSTR-l, "ntqmax: %d\n", ctlr->ntqmax);
  298. ctlr->ntqmax = 0;
  299. buf = a;
  300. len = readstr(offset, buf, n, p);
  301. if(offset > l)
  302. offset -= l;
  303. else
  304. offset = 0;
  305. buf += len;
  306. n -= len;
  307. l = snprint(p, READSTR, "srom:");
  308. for(i = 0; i < (1<<(ctlr->sromsz)*sizeof(ushort)); i++){
  309. if(i && ((i & 0x0F) == 0))
  310. l += snprint(p+l, READSTR-l, "\n ");
  311. l += snprint(p+l, READSTR-l, " %2.2uX", ctlr->srom[i]);
  312. }
  313. snprint(p+l, READSTR-l, "\n");
  314. len += readstr(offset, buf, n, p);
  315. free(p);
  316. return len;
  317. }
  318. static void
  319. txstart(Ether* ether)
  320. {
  321. Ctlr *ctlr;
  322. Block *bp;
  323. Des *des;
  324. int control;
  325. ctlr = ether->ctlr;
  326. while(ctlr->ntq < (ctlr->ntdr-1)){
  327. if(ctlr->setupbp){
  328. bp = ctlr->setupbp;
  329. ctlr->setupbp = 0;
  330. control = Ic|Set|BLEN(bp);
  331. }
  332. else{
  333. bp = qget(ether->oq);
  334. if(bp == nil)
  335. break;
  336. control = Ic|Lseg|Fseg|BLEN(bp);
  337. }
  338. ctlr->tdr[PREV(ctlr->tdrh, ctlr->ntdr)].control &= ~Ic;
  339. des = &ctlr->tdr[ctlr->tdrh];
  340. des->bp = bp;
  341. des->addr = PCIWADDR(bp->rp);
  342. des->control |= control;
  343. ctlr->ntq++;
  344. coherence();
  345. des->status = Own;
  346. csr32w(ctlr, 1, 0);
  347. ctlr->tdrh = NEXT(ctlr->tdrh, ctlr->ntdr);
  348. }
  349. if(ctlr->ntq > ctlr->ntqmax)
  350. ctlr->ntqmax = ctlr->ntq;
  351. }
  352. static void
  353. transmit(Ether* ether)
  354. {
  355. Ctlr *ctlr;
  356. ctlr = ether->ctlr;
  357. ilock(&ctlr->tlock);
  358. txstart(ether);
  359. iunlock(&ctlr->tlock);
  360. }
  361. static void
  362. interrupt(Ureg*, void* arg)
  363. {
  364. Ctlr *ctlr;
  365. Ether *ether;
  366. int len, status;
  367. Des *des;
  368. Block *bp;
  369. ether = arg;
  370. ctlr = ether->ctlr;
  371. while((status = csr32r(ctlr, 5)) & (Nis|Ais)){
  372. /*
  373. * Acknowledge the interrupts and mask-out
  374. * the ones that are implicitly handled.
  375. */
  376. csr32w(ctlr, 5, status);
  377. status &= (ctlr->mask & ~(Nis|Ti));
  378. if(status & Ais){
  379. if(status & Tps)
  380. ctlr->tps++;
  381. if(status & Tu)
  382. ctlr->tu++;
  383. if(status & Tjt)
  384. ctlr->tjt++;
  385. if(status & Ru)
  386. ctlr->ru++;
  387. if(status & Rps)
  388. ctlr->rps++;
  389. if(status & Rwt)
  390. ctlr->rwt++;
  391. status &= ~(Ais|Rwt|Rps|Ru|Tjt|Tu|Tps);
  392. }
  393. /*
  394. * Received packets.
  395. */
  396. if(status & Ri){
  397. des = &ctlr->rdr[ctlr->rdrx];
  398. while(!(des->status & Own)){
  399. if(des->status & Es){
  400. if(des->status & Of)
  401. ctlr->of++;
  402. if(des->status & Ce)
  403. ctlr->ce++;
  404. if(des->status & Cs)
  405. ctlr->cs++;
  406. if(des->status & Tl)
  407. ctlr->tl++;
  408. if(des->status & Rf)
  409. ctlr->rf++;
  410. if(des->status & De)
  411. ctlr->de++;
  412. }
  413. else if(bp = iallocb(Rbsz)){
  414. len = ((des->status & Fl)>>16)-4;
  415. des->bp->wp = des->bp->rp+len;
  416. etheriq(ether, des->bp, 1);
  417. des->bp = bp;
  418. des->addr = PCIWADDR(bp->rp);
  419. }
  420. des->control &= Er;
  421. des->control |= Rbsz;
  422. coherence();
  423. des->status = Own;
  424. ctlr->rdrx = NEXT(ctlr->rdrx, ctlr->nrdr);
  425. des = &ctlr->rdr[ctlr->rdrx];
  426. }
  427. status &= ~Ri;
  428. }
  429. /*
  430. * Check the transmit side:
  431. * check for Transmit Underflow and Adjust
  432. * the threshold upwards;
  433. * free any transmitted buffers and try to
  434. * top-up the ring.
  435. */
  436. if(status & Unf){
  437. ctlr->unf++;
  438. ilock(&ctlr->lock);
  439. csr32w(ctlr, 6, ctlr->csr6 & ~St);
  440. switch(ctlr->csr6 & Tr){
  441. case Tr128:
  442. len = Tr256;
  443. break;
  444. case Tr256:
  445. len = Tr512;
  446. break;
  447. case Tr512:
  448. len = Tr1024;
  449. break;
  450. default:
  451. case Tr1024:
  452. len = Sf;
  453. break;
  454. }
  455. ctlr->csr6 = (ctlr->csr6 & ~Tr)|len;
  456. csr32w(ctlr, 6, ctlr->csr6);
  457. iunlock(&ctlr->lock);
  458. csr32w(ctlr, 5, Tps);
  459. status &= ~(Unf|Tps);
  460. }
  461. ilock(&ctlr->tlock);
  462. while(ctlr->ntq){
  463. des = &ctlr->tdr[ctlr->tdri];
  464. if(des->status & Own)
  465. break;
  466. if(des->status & Es){
  467. if(des->status & Uf)
  468. ctlr->uf++;
  469. if(des->status & Ec)
  470. ctlr->ec++;
  471. if(des->status & Lc)
  472. ctlr->lc++;
  473. if(des->status & Nc)
  474. ctlr->nc++;
  475. if(des->status & Lo)
  476. ctlr->lo++;
  477. if(des->status & To)
  478. ctlr->to++;
  479. ether->oerrs++;
  480. }
  481. freeb(des->bp);
  482. des->control &= Er;
  483. ctlr->ntq--;
  484. ctlr->tdri = NEXT(ctlr->tdri, ctlr->ntdr);
  485. }
  486. txstart(ether);
  487. iunlock(&ctlr->tlock);
  488. /*
  489. * Anything left not catered for?
  490. */
  491. if(status)
  492. panic("#l%d: status %8.8uX\n", ether->ctlrno, status);
  493. }
  494. }
  495. static void
  496. ctlrinit(Ether* ether)
  497. {
  498. Ctlr *ctlr;
  499. Des *des;
  500. Block *bp;
  501. int i;
  502. uchar bi[Eaddrlen*2];
  503. ctlr = ether->ctlr;
  504. /*
  505. * Allocate and initialise the receive ring;
  506. * allocate and initialise the transmit ring;
  507. * unmask interrupts and start the transmit side;
  508. * create and post a setup packet to initialise
  509. * the physical ethernet address.
  510. */
  511. ctlr->rdr = xspanalloc(ctlr->nrdr*sizeof(Des), 8*sizeof(ulong), 0);
  512. for(des = ctlr->rdr; des < &ctlr->rdr[ctlr->nrdr]; des++){
  513. des->bp = iallocb(Rbsz);
  514. if(des->bp == nil)
  515. panic("can't allocate ethernet receive ring\n");
  516. des->status = Own;
  517. des->control = Rbsz;
  518. des->addr = PCIWADDR(des->bp->rp);
  519. }
  520. ctlr->rdr[ctlr->nrdr-1].control |= Er;
  521. ctlr->rdrx = 0;
  522. csr32w(ctlr, 3, PCIWADDR(ctlr->rdr));
  523. ctlr->tdr = xspanalloc(ctlr->ntdr*sizeof(Des), 8*sizeof(ulong), 0);
  524. ctlr->tdr[ctlr->ntdr-1].control |= Er;
  525. ctlr->tdrh = 0;
  526. ctlr->tdri = 0;
  527. csr32w(ctlr, 4, PCIWADDR(ctlr->tdr));
  528. /*
  529. * Clear any bits in the Status Register (CSR5) as
  530. * the PNIC has a different reset value from a true 2114x.
  531. */
  532. ctlr->mask = Nis|Ais|Fbe|Rwt|Rps|Ru|Ri|Unf|Tjt|Tps|Ti;
  533. csr32w(ctlr, 5, ctlr->mask);
  534. csr32w(ctlr, 7, ctlr->mask);
  535. ctlr->csr6 |= St;
  536. csr32w(ctlr, 6, ctlr->csr6);
  537. for(i = 0; i < Eaddrlen/2; i++){
  538. bi[i*4] = ether->ea[i*2];
  539. bi[i*4+1] = ether->ea[i*2+1];
  540. bi[i*4+2] = ether->ea[i*2+1];
  541. bi[i*4+3] = ether->ea[i*2];
  542. }
  543. bp = iallocb(Eaddrlen*2*16);
  544. if(bp == nil)
  545. panic("can't allocate ethernet setup buffer\n");
  546. memset(bp->rp, 0xFF, sizeof(bi));
  547. for(i = sizeof(bi); i < sizeof(bi)*16; i += sizeof(bi))
  548. memmove(bp->rp+i, bi, sizeof(bi));
  549. bp->wp += sizeof(bi)*16;
  550. ctlr->setupbp = bp;
  551. ether->oq = qopen(256*1024, Qmsg, 0, 0);
  552. transmit(ether);
  553. }
  554. static void
  555. csr9w(Ctlr* ctlr, int data)
  556. {
  557. csr32w(ctlr, 9, data);
  558. microdelay(1);
  559. }
  560. static int
  561. miimdi(Ctlr* ctlr, int n)
  562. {
  563. int data, i;
  564. /*
  565. * Read n bits from the MII Management Register.
  566. */
  567. data = 0;
  568. for(i = n-1; i >= 0; i--){
  569. if(csr32r(ctlr, 9) & Mdi)
  570. data |= (1<<i);
  571. csr9w(ctlr, Mii|Mdc);
  572. csr9w(ctlr, Mii);
  573. }
  574. csr9w(ctlr, 0);
  575. return data;
  576. }
  577. static void
  578. miimdo(Ctlr* ctlr, int bits, int n)
  579. {
  580. int i, mdo;
  581. /*
  582. * Write n bits to the MII Management Register.
  583. */
  584. for(i = n-1; i >= 0; i--){
  585. if(bits & (1<<i))
  586. mdo = Mdo;
  587. else
  588. mdo = 0;
  589. csr9w(ctlr, mdo);
  590. csr9w(ctlr, mdo|Mdc);
  591. csr9w(ctlr, mdo);
  592. }
  593. }
  594. static int
  595. miir(Ctlr* ctlr, int phyad, int regad)
  596. {
  597. int data, i;
  598. if(ctlr->id == Pnic){
  599. i = 1000;
  600. csr32w(ctlr, 20, 0x60020000|(phyad<<23)|(regad<<18));
  601. do{
  602. microdelay(1);
  603. data = csr32r(ctlr, 20);
  604. }while((data & 0x80000000) && --i);
  605. if(i == 0)
  606. return -1;
  607. return data & 0xFFFF;
  608. }
  609. /*
  610. * Preamble;
  611. * ST+OP+PHYAD+REGAD;
  612. * TA + 16 data bits.
  613. */
  614. miimdo(ctlr, 0xFFFFFFFF, 32);
  615. miimdo(ctlr, 0x1800|(phyad<<5)|regad, 14);
  616. data = miimdi(ctlr, 18);
  617. if(data & 0x10000)
  618. return -1;
  619. return data & 0xFFFF;
  620. }
  621. static void
  622. miiw(Ctlr* ctlr, int phyad, int regad, int data)
  623. {
  624. /*
  625. * Preamble;
  626. * ST+OP+PHYAD+REGAD+TA + 16 data bits;
  627. * Z.
  628. */
  629. miimdo(ctlr, 0xFFFFFFFF, 32);
  630. data &= 0xFFFF;
  631. data |= (0x05<<(5+5+2+16))|(phyad<<(5+2+16))|(regad<<(2+16))|(0x02<<16);
  632. miimdo(ctlr, data, 32);
  633. csr9w(ctlr, Mdc);
  634. csr9w(ctlr, 0);
  635. }
  636. static int
  637. sromr(Ctlr* ctlr, int r)
  638. {
  639. int i, op, data, size;
  640. if(ctlr->id == Pnic){
  641. i = 1000;
  642. csr32w(ctlr, 19, 0x600|r);
  643. do{
  644. microdelay(1);
  645. data = csr32r(ctlr, 19);
  646. }while((data & 0x80000000) && --i);
  647. if(ctlr->sromsz == 0)
  648. ctlr->sromsz = 6;
  649. return csr32r(ctlr, 9) & 0xFFFF;
  650. }
  651. /*
  652. * This sequence for reading a 16-bit register 'r'
  653. * in the EEPROM is taken straight from Section
  654. * 7.4 of the 21140 Hardware Reference Manual.
  655. */
  656. reread:
  657. csr9w(ctlr, Rd|Ss);
  658. csr9w(ctlr, Rd|Ss|Scs);
  659. csr9w(ctlr, Rd|Ss|Sclk|Scs);
  660. csr9w(ctlr, Rd|Ss);
  661. op = 0x06;
  662. for(i = 3-1; i >= 0; i--){
  663. data = Rd|Ss|(((op>>i) & 0x01)<<2)|Scs;
  664. csr9w(ctlr, data);
  665. csr9w(ctlr, data|Sclk);
  666. csr9w(ctlr, data);
  667. }
  668. /*
  669. * First time through must work out the EEPROM size.
  670. */
  671. if((size = ctlr->sromsz) == 0)
  672. size = 8;
  673. for(size = size-1; size >= 0; size--){
  674. data = Rd|Ss|(((r>>size) & 0x01)<<2)|Scs;
  675. csr9w(ctlr, data);
  676. csr9w(ctlr, data|Sclk);
  677. csr9w(ctlr, data);
  678. microdelay(1);
  679. if(!(csr32r(ctlr, 9) & Sdo))
  680. break;
  681. }
  682. data = 0;
  683. for(i = 16-1; i >= 0; i--){
  684. csr9w(ctlr, Rd|Ss|Sclk|Scs);
  685. if(csr32r(ctlr, 9) & Sdo)
  686. data |= (1<<i);
  687. csr9w(ctlr, Rd|Ss|Scs);
  688. }
  689. csr9w(ctlr, 0);
  690. if(ctlr->sromsz == 0){
  691. ctlr->sromsz = 8-size;
  692. goto reread;
  693. }
  694. return data & 0xFFFF;
  695. }
  696. static void
  697. softreset(Ctlr* ctlr)
  698. {
  699. /*
  700. * Soft-reset the controller and initialise bus mode.
  701. * Delay should be >= 50 PCI cycles (2×S @ 25MHz).
  702. */
  703. csr32w(ctlr, 0, Swr);
  704. microdelay(10);
  705. csr32w(ctlr, 0, Rml|Cal16);
  706. delay(1);
  707. }
  708. static int
  709. type5block(Ctlr* ctlr, uchar* block)
  710. {
  711. int csr15, i, len;
  712. /*
  713. * Reset or GPR sequence. Reset should be once only,
  714. * before the GPR sequence.
  715. * Note 'block' is not a pointer to the block head but
  716. * a pointer to the data in the block starting at the
  717. * reset length value so type5block can be used for the
  718. * sequences contained in type 1 and type 3 blocks.
  719. * The SROM docs state the 21140 type 5 block is the
  720. * same as that for the 21143, but the two controllers
  721. * use different registers and sequence-element lengths
  722. * so the 21140 code here is a guess for a real type 5
  723. * sequence.
  724. */
  725. len = *block++;
  726. if(ctlr->id != Tulip3){
  727. for(i = 0; i < len; i++){
  728. csr32w(ctlr, 12, *block);
  729. block++;
  730. }
  731. return len;
  732. }
  733. for(i = 0; i < len; i++){
  734. csr15 = *block++<<16;
  735. csr15 |= *block++<<24;
  736. csr32w(ctlr, 15, csr15);
  737. debug("%8.8uX ", csr15);
  738. }
  739. return 2*len;
  740. }
  741. static int
  742. typephylink(Ctlr* ctlr, uchar*)
  743. {
  744. int an, bmcr, bmsr, csr6, x;
  745. /*
  746. * Fail if
  747. * auto-negotiataion enabled but not complete;
  748. * no valid link established.
  749. */
  750. bmcr = miir(ctlr, ctlr->curphyad, Bmcr);
  751. miir(ctlr, ctlr->curphyad, Bmsr);
  752. bmsr = miir(ctlr, ctlr->curphyad, Bmsr);
  753. debug("bmcr 0x%2.2uX bmsr 0x%2.2uX\n", bmcr, bmsr);
  754. if(((bmcr & 0x1000) && !(bmsr & 0x0020)) || !(bmsr & 0x0004))
  755. return 0;
  756. if(bmcr & 0x1000){
  757. an = miir(ctlr, ctlr->curphyad, Anar);
  758. an &= miir(ctlr, ctlr->curphyad, Anlpar) & 0x3E0;
  759. debug("an 0x%2.uX 0x%2.2uX 0x%2.2uX\n",
  760. miir(ctlr, ctlr->curphyad, Anar),
  761. miir(ctlr, ctlr->curphyad, Anlpar),
  762. an);
  763. if(an & 0x0100)
  764. x = 0x4000;
  765. else if(an & 0x0080)
  766. x = 0x2000;
  767. else if(an & 0x0040)
  768. x = 0x1000;
  769. else if(an & 0x0020)
  770. x = 0x0800;
  771. else
  772. x = 0;
  773. }
  774. else if((bmcr & 0x2100) == 0x2100)
  775. x = 0x4000;
  776. else if(bmcr & 0x2000){
  777. /*
  778. * If FD capable, force it if necessary.
  779. */
  780. if((bmsr & 0x4000) && ctlr->fd){
  781. miiw(ctlr, ctlr->curphyad, Bmcr, 0x2100);
  782. x = 0x4000;
  783. }
  784. else
  785. x = 0x2000;
  786. }
  787. else if(bmcr & 0x0100)
  788. x = 0x1000;
  789. else
  790. x = 0x0800;
  791. csr6 = Sc|Mbo|Hbd|Ps|Ca|Sb|TrMODE;
  792. if(ctlr->fdx & x)
  793. csr6 |= Fd;
  794. if(ctlr->ttm & x)
  795. csr6 |= Ttm;
  796. debug("csr6 0x%8.8uX 0x%8.8uX 0x%8.8luX\n",
  797. csr6, ctlr->csr6, csr32r(ctlr, 6));
  798. if(csr6 != ctlr->csr6){
  799. ctlr->csr6 = csr6;
  800. csr32w(ctlr, 6, csr6);
  801. }
  802. return 1;
  803. }
  804. static int
  805. typephymode(Ctlr* ctlr, uchar* block, int wait)
  806. {
  807. uchar *p;
  808. int len, mc, nway, phyx, timeo;
  809. if(DEBUG){
  810. int i;
  811. len = (block[0] & ~0x80)+1;
  812. for(i = 0; i < len; i++)
  813. debug("%2.2uX ", block[i]);
  814. debug("\n");
  815. }
  816. if(block[1] == 1)
  817. len = 1;
  818. else if(block[1] == 3)
  819. len = 2;
  820. else
  821. return -1;
  822. /*
  823. * Snarf the media capabilities, nway advertisment,
  824. * FDX and TTM bitmaps.
  825. */
  826. p = &block[5+len*block[3]+len*block[4+len*block[3]]];
  827. mc = *p++;
  828. mc |= *p++<<8;
  829. nway = *p++;
  830. nway |= *p++<<8;
  831. ctlr->fdx = *p++;
  832. ctlr->fdx |= *p++<<8;
  833. ctlr->ttm = *p++;
  834. ctlr->ttm |= *p<<8;
  835. debug("mc %4.4uX nway %4.4uX fdx %4.4uX ttm %4.4uX\n",
  836. mc, nway, ctlr->fdx, ctlr->ttm);
  837. USED(mc);
  838. phyx = block[2];
  839. ctlr->curphyad = ctlr->phy[phyx];
  840. ctlr->csr6 = 0;//Sc|Mbo|Hbd|Ps|Ca|Sb|TrMODE;
  841. //csr32w(ctlr, 6, ctlr->csr6);
  842. if(typephylink(ctlr, block))
  843. return 0;
  844. if(!(ctlr->phyreset & (1<<phyx))){
  845. debug("reset seq: len %d: ", block[3]);
  846. if(ctlr->type5block)
  847. type5block(ctlr, &ctlr->type5block[2]);
  848. else
  849. type5block(ctlr, &block[4+len*block[3]]);
  850. debug("\n");
  851. ctlr->phyreset |= (1<<phyx);
  852. }
  853. /*
  854. * GPR sequence.
  855. */
  856. debug("gpr seq: len %d: ", block[3]);
  857. type5block(ctlr, &block[3]);
  858. debug("\n");
  859. ctlr->csr6 = 0;//Sc|Mbo|Hbd|Ps|Ca|Sb|TrMODE;
  860. //csr32w(ctlr, 6, ctlr->csr6);
  861. if(typephylink(ctlr, block))
  862. return 0;
  863. /*
  864. * Turn off auto-negotiation, set the auto-negotiation
  865. * advertisment register then start the auto-negotiation
  866. * process again.
  867. */
  868. miiw(ctlr, ctlr->curphyad, Bmcr, 0);
  869. miiw(ctlr, ctlr->curphyad, Anar, nway|1);
  870. miiw(ctlr, ctlr->curphyad, Bmcr, 0x1000);
  871. if(!wait)
  872. return 0;
  873. for(timeo = 0; timeo < 45; timeo++){
  874. if(typephylink(ctlr, block))
  875. return 0;
  876. delay(100);
  877. }
  878. return -1;
  879. }
  880. static int
  881. typesymmode(Ctlr *ctlr, uchar *block, int wait)
  882. {
  883. uint gpmode, gpdata, command;
  884. USED(wait);
  885. gpmode = block[3] | ((uint) block[4] << 8);
  886. gpdata = block[5] | ((uint) block[6] << 8);
  887. command = (block[7] | ((uint) block[8] << 8)) & 0x71;
  888. if (command & 0x8000) {
  889. print("ether2114x.c: FIXME: handle type 4 mode blocks where cmd.active_invalid != 0\n");
  890. return -1;
  891. }
  892. csr32w(ctlr, 15, gpmode);
  893. csr32w(ctlr, 15, gpdata);
  894. ctlr->csr6 = (command & 0x71) << 18;
  895. csr32w(ctlr, 6, ctlr->csr6);
  896. return 0;
  897. }
  898. static int
  899. type2mode(Ctlr* ctlr, uchar* block, int)
  900. {
  901. uchar *p;
  902. int csr6, csr13, csr14, csr15, gpc, gpd;
  903. csr6 = Sc|Mbo|Ca|Sb|TrMODE;
  904. debug("type2mode: medium 0x%2.2uX\n", block[2]);
  905. /*
  906. * Don't attempt full-duplex
  907. * unless explicitly requested.
  908. */
  909. if((block[2] & 0x3F) == 0x04){ /* 10BASE-TFD */
  910. if(!ctlr->fd)
  911. return -1;
  912. csr6 |= Fd;
  913. }
  914. /*
  915. * Operating mode programming values from the datasheet
  916. * unless media specific data is explicitly given.
  917. */
  918. p = &block[3];
  919. if(block[2] & 0x40){
  920. csr13 = (block[4]<<8)|block[3];
  921. csr14 = (block[6]<<8)|block[5];
  922. csr15 = (block[8]<<8)|block[7];
  923. p += 6;
  924. }
  925. else switch(block[2] & 0x3F){
  926. default:
  927. return -1;
  928. case 0x00: /* 10BASE-T */
  929. csr13 = 0x00000001;
  930. csr14 = 0x00007F3F;
  931. csr15 = 0x00000008;
  932. break;
  933. case 0x01: /* 10BASE-2 */
  934. csr13 = 0x00000009;
  935. csr14 = 0x00000705;
  936. csr15 = 0x00000006;
  937. break;
  938. case 0x02: /* 10BASE-5 (AUI) */
  939. csr13 = 0x00000009;
  940. csr14 = 0x00000705;
  941. csr15 = 0x0000000E;
  942. break;
  943. case 0x04: /* 10BASE-TFD */
  944. csr13 = 0x00000001;
  945. csr14 = 0x00007F3D;
  946. csr15 = 0x00000008;
  947. break;
  948. }
  949. gpc = *p++<<16;
  950. gpc |= *p++<<24;
  951. gpd = *p++<<16;
  952. gpd |= *p<<24;
  953. csr32w(ctlr, 13, 0);
  954. csr32w(ctlr, 14, csr14);
  955. csr32w(ctlr, 15, gpc|csr15);
  956. delay(10);
  957. csr32w(ctlr, 15, gpd|csr15);
  958. csr32w(ctlr, 13, csr13);
  959. ctlr->csr6 = csr6;
  960. csr32w(ctlr, 6, ctlr->csr6);
  961. debug("type2mode: csr13 %8.8uX csr14 %8.8uX csr15 %8.8uX\n",
  962. csr13, csr14, csr15);
  963. debug("type2mode: gpc %8.8uX gpd %8.8uX csr6 %8.8uX\n",
  964. gpc, gpd, csr6);
  965. return 0;
  966. }
  967. static int
  968. type0link(Ctlr* ctlr, uchar* block)
  969. {
  970. int m, polarity, sense;
  971. m = (block[3]<<8)|block[2];
  972. sense = 1<<((m & 0x000E)>>1);
  973. if(m & 0x0080)
  974. polarity = sense;
  975. else
  976. polarity = 0;
  977. return (csr32r(ctlr, 12) & sense)^polarity;
  978. }
  979. static int
  980. type0mode(Ctlr* ctlr, uchar* block, int wait)
  981. {
  982. int csr6, m, timeo;
  983. csr6 = Sc|Mbo|Hbd|Ca|Sb|TrMODE;
  984. debug("type0: medium 0x%uX, fd %d: 0x%2.2uX 0x%2.2uX 0x%2.2uX 0x%2.2uX\n",
  985. ctlr->medium, ctlr->fd, block[0], block[1], block[2], block[3]);
  986. switch(block[0]){
  987. default:
  988. break;
  989. case 0x04: /* 10BASE-TFD */
  990. case 0x05: /* 100BASE-TXFD */
  991. case 0x08: /* 100BASE-FXFD */
  992. /*
  993. * Don't attempt full-duplex
  994. * unless explicitly requested.
  995. */
  996. if(!ctlr->fd)
  997. return -1;
  998. csr6 |= Fd;
  999. break;
  1000. }
  1001. m = (block[3]<<8)|block[2];
  1002. if(m & 0x0001)
  1003. csr6 |= Ps;
  1004. if(m & 0x0010)
  1005. csr6 |= Ttm;
  1006. if(m & 0x0020)
  1007. csr6 |= Pcs;
  1008. if(m & 0x0040)
  1009. csr6 |= Scr;
  1010. csr32w(ctlr, 12, block[1]);
  1011. microdelay(10);
  1012. csr32w(ctlr, 6, csr6);
  1013. ctlr->csr6 = csr6;
  1014. if(!wait)
  1015. return 0;
  1016. for(timeo = 0; timeo < 30; timeo++){
  1017. if(type0link(ctlr, block))
  1018. return 0;
  1019. delay(100);
  1020. }
  1021. return -1;
  1022. }
  1023. static int
  1024. mediaxx(Ether* ether, int wait)
  1025. {
  1026. Ctlr* ctlr;
  1027. uchar *block;
  1028. ctlr = ether->ctlr;
  1029. block = ctlr->infoblock[ctlr->curk];
  1030. if(block[0] & 0x80){
  1031. switch(block[1]){
  1032. default:
  1033. return -1;
  1034. case 0:
  1035. if(ctlr->medium >= 0 && block[2] != ctlr->medium)
  1036. return 0;
  1037. /* need this test? */ if(ctlr->sct != 0x0800 && (ctlr->sct & 0x3F) != block[2])
  1038. return 0;
  1039. if(type0mode(ctlr, block+2, wait))
  1040. return 0;
  1041. break;
  1042. case 1:
  1043. if(typephymode(ctlr, block, wait))
  1044. return 0;
  1045. break;
  1046. case 2:
  1047. debug("type2: medium %d block[2] %d\n",
  1048. ctlr->medium, block[2]);
  1049. if(ctlr->medium >= 0 && ((block[2] & 0x3F) != ctlr->medium))
  1050. return 0;
  1051. if(type2mode(ctlr, block, wait))
  1052. return 0;
  1053. break;
  1054. case 3:
  1055. if(typephymode(ctlr, block, wait))
  1056. return 0;
  1057. break;
  1058. case 4:
  1059. debug("type4: medium %d block[2] %d\n",
  1060. ctlr->medium, block[2]);
  1061. if(ctlr->medium >= 0 && ((block[2] & 0x3F) != ctlr->medium))
  1062. return 0;
  1063. if(typesymmode(ctlr, block, wait))
  1064. return 0;
  1065. break;
  1066. }
  1067. }
  1068. else{
  1069. if(ctlr->medium >= 0 && block[0] != ctlr->medium)
  1070. return 0;
  1071. /* need this test? */if(ctlr->sct != 0x0800 && (ctlr->sct & 0x3F) != block[0])
  1072. return 0;
  1073. if(type0mode(ctlr, block, wait))
  1074. return 0;
  1075. }
  1076. if(ctlr->csr6){
  1077. if(!(ctlr->csr6 & Ps) || (ctlr->csr6 & Ttm))
  1078. return 10;
  1079. return 100;
  1080. }
  1081. return 0;
  1082. }
  1083. static int
  1084. media(Ether* ether, int wait)
  1085. {
  1086. Ctlr* ctlr;
  1087. int k, mbps;
  1088. ctlr = ether->ctlr;
  1089. for(k = 0; k < ctlr->k; k++){
  1090. mbps = mediaxx(ether, wait);
  1091. if(mbps > 0)
  1092. return mbps;
  1093. if(ctlr->curk == 0)
  1094. ctlr->curk = ctlr->k-1;
  1095. else
  1096. ctlr->curk--;
  1097. }
  1098. return 0;
  1099. }
  1100. static char* mediatable[9] = {
  1101. "10BASE-T", /* TP */
  1102. "10BASE-2", /* BNC */
  1103. "10BASE-5", /* AUI */
  1104. "100BASE-TX",
  1105. "10BASE-TFD",
  1106. "100BASE-TXFD",
  1107. "100BASE-T4",
  1108. "100BASE-FX",
  1109. "100BASE-FXFD",
  1110. };
  1111. static uchar en1207[] = { /* Accton EN1207-COMBO */
  1112. 0x00, 0x00, 0xE8, /* [0] vendor ethernet code */
  1113. 0x00, /* [3] spare */
  1114. 0x00, 0x08, /* [4] connection (LSB+MSB = 0x0800) */
  1115. 0x1F, /* [6] general purpose control */
  1116. 2, /* [7] block count */
  1117. 0x00, /* [8] media code (10BASE-TX) */
  1118. 0x0B, /* [9] general purpose port data */
  1119. 0x9E, 0x00, /* [10] command (LSB+MSB = 0x009E) */
  1120. 0x03, /* [8] media code (100BASE-TX) */
  1121. 0x1B, /* [9] general purpose port data */
  1122. 0x6D, 0x00, /* [10] command (LSB+MSB = 0x006D) */
  1123. /* There is 10BASE-2 as well, but... */
  1124. };
  1125. static uchar ana6910fx[] = { /* Adaptec (Cogent) ANA-6910FX */
  1126. 0x00, 0x00, 0x92, /* [0] vendor ethernet code */
  1127. 0x00, /* [3] spare */
  1128. 0x00, 0x08, /* [4] connection (LSB+MSB = 0x0800) */
  1129. 0x3F, /* [6] general purpose control */
  1130. 1, /* [7] block count */
  1131. 0x07, /* [8] media code (100BASE-FX) */
  1132. 0x03, /* [9] general purpose port data */
  1133. 0x2D, 0x00 /* [10] command (LSB+MSB = 0x000D) */
  1134. };
  1135. static uchar smc9332[] = { /* SMC 9332 */
  1136. 0x00, 0x00, 0xC0, /* [0] vendor ethernet code */
  1137. 0x00, /* [3] spare */
  1138. 0x00, 0x08, /* [4] connection (LSB+MSB = 0x0800) */
  1139. 0x1F, /* [6] general purpose control */
  1140. 2, /* [7] block count */
  1141. 0x00, /* [8] media code (10BASE-TX) */
  1142. 0x00, /* [9] general purpose port data */
  1143. 0x9E, 0x00, /* [10] command (LSB+MSB = 0x009E) */
  1144. 0x03, /* [8] media code (100BASE-TX) */
  1145. 0x09, /* [9] general purpose port data */
  1146. 0x6D, 0x00, /* [10] command (LSB+MSB = 0x006D) */
  1147. };
  1148. static uchar* leaf21140[] = {
  1149. en1207, /* Accton EN1207-COMBO */
  1150. ana6910fx, /* Adaptec (Cogent) ANA-6910FX */
  1151. smc9332, /* SMC 9332 */
  1152. nil,
  1153. };
  1154. /*
  1155. * Copied to ctlr->srom at offset 20.
  1156. */
  1157. static uchar leafpnic[] = {
  1158. 0x00, 0x00, 0x00, 0x00, /* MAC address */
  1159. 0x00, 0x00,
  1160. 0x00, /* controller 0 device number */
  1161. 0x1E, 0x00, /* controller 0 info leaf offset */
  1162. 0x00, /* reserved */
  1163. 0x00, 0x08, /* selected connection type */
  1164. 0x00, /* general purpose control */
  1165. 0x01, /* block count */
  1166. 0x8C, /* format indicator and count */
  1167. 0x01, /* block type */
  1168. 0x00, /* PHY number */
  1169. 0x00, /* GPR sequence length */
  1170. 0x00, /* reset sequence length */
  1171. 0x00, 0x78, /* media capabilities */
  1172. 0xE0, 0x01, /* Nway advertisment */
  1173. 0x00, 0x50, /* FDX bitmap */
  1174. 0x00, 0x18, /* TTM bitmap */
  1175. };
  1176. static int
  1177. srom(Ctlr* ctlr)
  1178. {
  1179. int i, k, oui, phy, x;
  1180. uchar *p;
  1181. /*
  1182. * This is a partial decoding of the SROM format described in
  1183. * 'Digital Semiconductor 21X4 Serial ROM Format, Version 4.05,
  1184. * 2-Mar-98'. Only the 2114[03] are handled, support for other
  1185. * controllers can be added as needed.
  1186. * Do a dummy read first to get the size and allocate ctlr->srom.
  1187. */
  1188. sromr(ctlr, 0);
  1189. if(ctlr->srom == nil)
  1190. ctlr->srom = malloc((1<<ctlr->sromsz)*sizeof(ushort));
  1191. for(i = 0; i < (1<<ctlr->sromsz); i++){
  1192. x = sromr(ctlr, i);
  1193. ctlr->srom[2*i] = x;
  1194. ctlr->srom[2*i+1] = x>>8;
  1195. }
  1196. /*
  1197. * There are at least 2 SROM layouts:
  1198. * e.g. Digital EtherWORKS station address at offset 20;
  1199. * this complies with the 21140A SROM
  1200. * application note from Digital;
  1201. * e.g. SMC9332 station address at offset 0 followed by
  1202. * 2 additional bytes, repeated at offset
  1203. * 6; the 8 bytes are also repeated in
  1204. * reverse order at offset 8.
  1205. * To check which it is, read the SROM and check for the repeating
  1206. * patterns of the non-compliant cards; if that fails use the one at
  1207. * offset 20.
  1208. */
  1209. ctlr->sromea = ctlr->srom;
  1210. for(i = 0; i < 8; i++){
  1211. x = ctlr->srom[i];
  1212. if(x != ctlr->srom[15-i] || x != ctlr->srom[16+i]){
  1213. ctlr->sromea = &ctlr->srom[20];
  1214. break;
  1215. }
  1216. }
  1217. /*
  1218. * Fake up the SROM for the PNIC and AMDtek.
  1219. * They look like a 21140 with a PHY.
  1220. * The MAC address is byte-swapped in the orginal
  1221. * PNIC SROM data.
  1222. */
  1223. if(ctlr->id == Pnic){
  1224. memmove(&ctlr->srom[20], leafpnic, sizeof(leafpnic));
  1225. for(i = 0; i < Eaddrlen; i += 2){
  1226. ctlr->srom[20+i] = ctlr->srom[i+1];
  1227. ctlr->srom[20+i+1] = ctlr->srom[i];
  1228. }
  1229. }
  1230. if(ctlr->id == CentaurP){
  1231. memmove(&ctlr->srom[20], leafpnic, sizeof(leafpnic));
  1232. for(i = 0; i < Eaddrlen; i += 2){
  1233. ctlr->srom[20+i] = ctlr->srom[8+i];
  1234. ctlr->srom[20+i+1] = ctlr->srom[8+i+1];
  1235. }
  1236. }
  1237. /*
  1238. * Next, try to find the info leaf in the SROM for media detection.
  1239. * If it's a non-conforming card try to match the vendor ethernet code
  1240. * and point p at a fake info leaf with compact 21140 entries.
  1241. */
  1242. if(ctlr->sromea == ctlr->srom){
  1243. p = nil;
  1244. for(i = 0; leaf21140[i] != nil; i++){
  1245. if(memcmp(leaf21140[i], ctlr->sromea, 3) == 0){
  1246. p = &leaf21140[i][4];
  1247. break;
  1248. }
  1249. }
  1250. if(p == nil)
  1251. return -1;
  1252. }
  1253. else
  1254. p = &ctlr->srom[(ctlr->srom[28]<<8)|ctlr->srom[27]];
  1255. /*
  1256. * Set up the info needed for later media detection.
  1257. * For the 21140, set the general-purpose mask in CSR12.
  1258. * The info block entries are stored in order of increasing
  1259. * precedence, so detection will work backwards through the
  1260. * stored indexes into ctlr->srom.
  1261. * If an entry is found which matches the selected connection
  1262. * type, save the index. Otherwise, start at the last entry.
  1263. * If any MII entries are found (type 1 and 3 blocks), scan
  1264. * for PHYs.
  1265. */
  1266. ctlr->leaf = p;
  1267. ctlr->sct = *p++;
  1268. ctlr->sct |= *p++<<8;
  1269. if(ctlr->id != Tulip3){
  1270. csr32w(ctlr, 12, Gpc|*p++);
  1271. delay(200);
  1272. }
  1273. ctlr->k = *p++;
  1274. if(ctlr->k >= nelem(ctlr->infoblock))
  1275. ctlr->k = nelem(ctlr->infoblock)-1;
  1276. ctlr->sctk = ctlr->k-1;
  1277. phy = 0;
  1278. for(k = 0; k < ctlr->k; k++){
  1279. ctlr->infoblock[k] = p;
  1280. /*
  1281. * The RAMIX PMC665 has a badly-coded SROM,
  1282. * hence the test for 21143 and type 3.
  1283. */
  1284. if((*p & 0x80) || (ctlr->id == Tulip3 && *(p+1) == 3)){
  1285. *p |= 0x80;
  1286. if(*(p+1) == 1 || *(p+1) == 3)
  1287. phy = 1;
  1288. if(*(p+1) == 5)
  1289. ctlr->type5block = p;
  1290. p += (*p & ~0x80)+1;
  1291. }
  1292. else{
  1293. debug("type0: 0x%2.2uX 0x%2.2uX 0x%2.2uX 0x%2.2uX\n",
  1294. p[0], p[1], p[2], p[3]);
  1295. if(ctlr->sct != 0x0800 && *p == (ctlr->sct & 0xFF))
  1296. ctlr->sctk = k;
  1297. p += 4;
  1298. }
  1299. }
  1300. ctlr->curk = ctlr->sctk;
  1301. debug("sct 0x%uX medium 0x%uX k %d curk %d phy %d\n",
  1302. ctlr->sct, ctlr->medium, ctlr->k, ctlr->curk, phy);
  1303. if(phy){
  1304. x = 0;
  1305. for(k = 0; k < nelem(ctlr->phy); k++){
  1306. if(ctlr->id == CentaurP && k != 1)
  1307. continue;
  1308. if((oui = miir(ctlr, k, 2)) == -1 || oui == 0)
  1309. continue;
  1310. debug("phy reg 2 %4.4uX\n", oui);
  1311. if(DEBUG){
  1312. oui = (oui & 0x3FF)<<6;
  1313. oui |= miir(ctlr, k, 3)>>10;
  1314. miir(ctlr, k, 1);
  1315. debug("phy%d: index %d oui %uX reg1 %uX\n",
  1316. x, k, oui, miir(ctlr, k, 1));
  1317. USED(oui);
  1318. }
  1319. ctlr->phy[x] = k;
  1320. }
  1321. }
  1322. ctlr->fd = 0;
  1323. ctlr->medium = -1;
  1324. return 0;
  1325. }
  1326. static void
  1327. dec2114xpci(void)
  1328. {
  1329. Ctlr *ctlr;
  1330. Pcidev *p;
  1331. int x;
  1332. p = nil;
  1333. while(p = pcimatch(p, 0, 0)){
  1334. if(p->ccrb != 0x02 || p->ccru != 0)
  1335. continue;
  1336. switch((p->did<<16)|p->vid){
  1337. default:
  1338. continue;
  1339. case Tulip3: /* 21143 */
  1340. /*
  1341. * Exit sleep mode.
  1342. */
  1343. x = pcicfgr32(p, 0x40);
  1344. x &= ~0xc0000000;
  1345. pcicfgw32(p, 0x40, x);
  1346. /*FALLTHROUGH*/
  1347. case Tulip0: /* 21140 */
  1348. case Pnic: /* PNIC */
  1349. case Pnic2: /* PNIC-II */
  1350. case CentaurP: /* ADMtek */
  1351. break;
  1352. }
  1353. /*
  1354. * bar[0] is the I/O port register address and
  1355. * bar[1] is the memory-mapped register address.
  1356. */
  1357. ctlr = malloc(sizeof(Ctlr));
  1358. ctlr->port = p->mem[0].bar & ~0x01;
  1359. ctlr->pcidev = p;
  1360. ctlr->id = (p->did<<16)|p->vid;
  1361. if(ioalloc(ctlr->port, p->mem[0].size, 0, "dec2114x") < 0){
  1362. print("dec2114x: port 0x%uX in use\n", ctlr->port);
  1363. free(ctlr);
  1364. continue;
  1365. }
  1366. /*
  1367. * Some cards (e.g. ANA-6910FX) seem to need the Ps bit
  1368. * set or they don't always work right after a hardware
  1369. * reset.
  1370. */
  1371. csr32w(ctlr, 6, Mbo|Ps);
  1372. softreset(ctlr);
  1373. if(srom(ctlr)){
  1374. iofree(ctlr->port);
  1375. free(ctlr);
  1376. continue;
  1377. }
  1378. switch(ctlr->id){
  1379. default:
  1380. break;
  1381. case Pnic: /* PNIC */
  1382. /*
  1383. * Turn off the jabber timer.
  1384. */
  1385. csr32w(ctlr, 15, 0x00000001);
  1386. break;
  1387. case CentaurP:
  1388. /*
  1389. * Nice - the register offsets change from *8 to *4
  1390. * for CSR16 and up...
  1391. * CSR25/26 give the MAC address read from the SROM.
  1392. * Don't really need to use this other than as a check,
  1393. * the SROM will be read in anyway so the value there
  1394. * can be used directly.
  1395. */
  1396. debug("csr25 %8.8luX csr26 %8.8luX\n",
  1397. inl(ctlr->port+0xA4), inl(ctlr->port+0xA8));
  1398. debug("phyidr1 %4.4luX phyidr2 %4.4luX\n",
  1399. inl(ctlr->port+0xBC), inl(ctlr->port+0xC0));
  1400. break;
  1401. }
  1402. if(ctlrhead != nil)
  1403. ctlrtail->next = ctlr;
  1404. else
  1405. ctlrhead = ctlr;
  1406. ctlrtail = ctlr;
  1407. }
  1408. }
  1409. static int
  1410. reset(Ether* ether)
  1411. {
  1412. Ctlr *ctlr;
  1413. int i, x;
  1414. uchar ea[Eaddrlen];
  1415. static int scandone;
  1416. if(scandone == 0){
  1417. dec2114xpci();
  1418. scandone = 1;
  1419. }
  1420. /*
  1421. * Any adapter matches if no ether->port is supplied,
  1422. * otherwise the ports must match.
  1423. */
  1424. for(ctlr = ctlrhead; ctlr != nil; ctlr = ctlr->next){
  1425. if(ctlr->active)
  1426. continue;
  1427. if(ether->port == 0 || ether->port == ctlr->port){
  1428. ctlr->active = 1;
  1429. break;
  1430. }
  1431. }
  1432. if(ctlr == nil)
  1433. return -1;
  1434. ether->ctlr = ctlr;
  1435. ether->port = ctlr->port;
  1436. ether->irq = ctlr->pcidev->intl;
  1437. ether->tbdf = ctlr->pcidev->tbdf;
  1438. /*
  1439. * Check if the adapter's station address is to be overridden.
  1440. * If not, read it from the EEPROM and set in ether->ea prior to
  1441. * loading the station address in the hardware.
  1442. */
  1443. memset(ea, 0, Eaddrlen);
  1444. if(memcmp(ea, ether->ea, Eaddrlen) == 0)
  1445. memmove(ether->ea, ctlr->sromea, Eaddrlen);
  1446. /*
  1447. * Look for a medium override in case there's no autonegotiation
  1448. * (no MII) or the autonegotiation fails.
  1449. */
  1450. for(i = 0; i < ether->nopt; i++){
  1451. if(cistrcmp(ether->opt[i], "FD") == 0){
  1452. ctlr->fd = 1;
  1453. continue;
  1454. }
  1455. for(x = 0; x < nelem(mediatable); x++){
  1456. debug("compare <%s> <%s>\n", mediatable[x],
  1457. ether->opt[i]);
  1458. if(cistrcmp(mediatable[x], ether->opt[i]))
  1459. continue;
  1460. ctlr->medium = x;
  1461. switch(ctlr->medium){
  1462. default:
  1463. ctlr->fd = 0;
  1464. break;
  1465. case 0x04: /* 10BASE-TFD */
  1466. case 0x05: /* 100BASE-TXFD */
  1467. case 0x08: /* 100BASE-FXFD */
  1468. ctlr->fd = 1;
  1469. break;
  1470. }
  1471. break;
  1472. }
  1473. }
  1474. ether->mbps = media(ether, 1);
  1475. /*
  1476. * Initialise descriptor rings, ethernet address.
  1477. */
  1478. ctlr->nrdr = Nrde;
  1479. ctlr->ntdr = Ntde;
  1480. pcisetbme(ctlr->pcidev);
  1481. ctlrinit(ether);
  1482. /*
  1483. * Linkage to the generic ethernet driver.
  1484. */
  1485. ether->attach = attach;
  1486. ether->transmit = transmit;
  1487. ether->interrupt = interrupt;
  1488. ether->ifstat = ifstat;
  1489. ether->arg = ether;
  1490. ether->promiscuous = promiscuous;
  1491. return 0;
  1492. }
  1493. void
  1494. ether2114xlink(void)
  1495. {
  1496. addethercard("21140", reset);
  1497. addethercard("2114x", reset);
  1498. }