trap.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577
  1. /*
  2. * traps, exceptions, interrupts, system calls.
  3. */
  4. #include "u.h"
  5. #include "../port/lib.h"
  6. #include "mem.h"
  7. #include "dat.h"
  8. #include "fns.h"
  9. #include "io.h"
  10. #include "ureg.h"
  11. #include "../port/error.h"
  12. #include "arm.h"
  13. #define INTREGS (VIRTIO+0xB200)
  14. typedef struct Intregs Intregs;
  15. typedef struct Vctl Vctl;
  16. enum {
  17. Debug = 0,
  18. Nvec = 8, /* # of vectors at start of lexception.s */
  19. Fiqenable = 1<<7,
  20. };
  21. /*
  22. * Layout at virtual address KZERO (double mapped at HVECTORS).
  23. */
  24. typedef struct Vpage0 {
  25. void (*vectors[Nvec])(void);
  26. u32int vtable[Nvec];
  27. } Vpage0;
  28. /*
  29. * interrupt control registers
  30. */
  31. struct Intregs {
  32. u32int ARMpending;
  33. u32int GPUpending[2];
  34. u32int FIQctl;
  35. u32int GPUenable[2];
  36. u32int ARMenable;
  37. u32int GPUdisable[2];
  38. u32int ARMdisable;
  39. };
  40. struct Vctl {
  41. Vctl *next;
  42. int irq;
  43. u32int *reg;
  44. u32int mask;
  45. void (*f)(Ureg*, void*);
  46. void *a;
  47. };
  48. static Vctl *vctl, *vfiq;
  49. static char *trapnames[PsrMask+1] = {
  50. [ PsrMusr ] "user mode",
  51. [ PsrMfiq ] "fiq interrupt",
  52. [ PsrMirq ] "irq interrupt",
  53. [ PsrMsvc ] "svc/swi exception",
  54. [ PsrMabt ] "prefetch abort/data abort",
  55. [ PsrMabt+1 ] "data abort",
  56. [ PsrMund ] "undefined instruction",
  57. [ PsrMsys ] "sys trap",
  58. };
  59. extern int notify(Ureg*);
  60. /*
  61. * set up for exceptions
  62. */
  63. void
  64. trapinit(void)
  65. {
  66. Vpage0 *vpage0;
  67. /* disable everything */
  68. intrsoff();
  69. /* set up the exception vectors */
  70. vpage0 = (Vpage0*)HVECTORS;
  71. memmove(vpage0->vectors, vectors, sizeof(vpage0->vectors));
  72. memmove(vpage0->vtable, vtable, sizeof(vpage0->vtable));
  73. cacheuwbinv();
  74. /* set up the stacks for the interrupt modes */
  75. setr13(PsrMfiq, (u32int*)(FIQSTKTOP));
  76. setr13(PsrMirq, m->sirq);
  77. setr13(PsrMabt, m->sabt);
  78. setr13(PsrMund, m->sund);
  79. setr13(PsrMsys, m->ssys);
  80. coherence();
  81. }
  82. void
  83. intrsoff(void)
  84. {
  85. Intregs *ip;
  86. int disable;
  87. ip = (Intregs*)INTREGS;
  88. disable = ~0;
  89. ip->GPUdisable[0] = disable;
  90. ip->GPUdisable[1] = disable;
  91. ip->ARMdisable = disable;
  92. ip->FIQctl = 0;
  93. }
  94. /*
  95. * called by trap to handle irq interrupts.
  96. * returns true iff a clock interrupt, thus maybe reschedule.
  97. */
  98. static int
  99. irq(Ureg* ureg)
  100. {
  101. Vctl *v;
  102. int clockintr;
  103. clockintr = 0;
  104. for(v = vctl; v; v = v->next)
  105. if(*v->reg & v->mask){
  106. coherence();
  107. v->f(ureg, v->a);
  108. coherence();
  109. if(v->irq == IRQclock)
  110. clockintr = 1;
  111. }
  112. return clockintr;
  113. }
  114. /*
  115. * called direct from lexception.s to handle fiq interrupt.
  116. */
  117. void
  118. fiq(Ureg *ureg)
  119. {
  120. Vctl *v;
  121. v = vfiq;
  122. if(v == nil)
  123. panic("unexpected item in bagging area");
  124. m->intr++;
  125. ureg->pc -= 4;
  126. coherence();
  127. v->f(ureg, v->a);
  128. coherence();
  129. }
  130. void
  131. irqenable(int irq, void (*f)(Ureg*, void*), void* a)
  132. {
  133. Vctl *v;
  134. Intregs *ip;
  135. u32int *enable;
  136. ip = (Intregs*)INTREGS;
  137. v = (Vctl*)malloc(sizeof(Vctl));
  138. if(v == nil)
  139. panic("irqenable: no mem");
  140. v->irq = irq;
  141. if(irq >= IRQbasic){
  142. enable = &ip->ARMenable;
  143. v->reg = &ip->ARMpending;
  144. v->mask = 1 << (irq - IRQbasic);
  145. }else{
  146. enable = &ip->GPUenable[irq/32];
  147. v->reg = &ip->GPUpending[irq/32];
  148. v->mask = 1 << (irq % 32);
  149. }
  150. v->f = f;
  151. v->a = a;
  152. if(irq == IRQfiq){
  153. assert((ip->FIQctl & Fiqenable) == 0);
  154. assert((*enable & v->mask) == 0);
  155. vfiq = v;
  156. ip->FIQctl = Fiqenable | irq;
  157. }else{
  158. v->next = vctl;
  159. vctl = v;
  160. *enable = v->mask;
  161. }
  162. }
  163. static char *
  164. trapname(int psr)
  165. {
  166. char *s;
  167. s = trapnames[psr & PsrMask];
  168. if(s == nil)
  169. s = "unknown trap number in psr";
  170. return s;
  171. }
  172. /* this is quite helpful during mmu and cache debugging */
  173. static void
  174. ckfaultstuck(uintptr va)
  175. {
  176. static int cnt, lastpid;
  177. static uintptr lastva;
  178. if (va == lastva && up->pid == lastpid) {
  179. ++cnt;
  180. if (cnt >= 2)
  181. /* fault() isn't fixing the underlying cause */
  182. panic("fault: %d consecutive faults for va %#p",
  183. cnt+1, va);
  184. } else {
  185. cnt = 0;
  186. lastva = va;
  187. lastpid = up->pid;
  188. }
  189. }
  190. /*
  191. * called by trap to handle access faults
  192. */
  193. static void
  194. faultarm(Ureg *ureg, uintptr va, int user, int read)
  195. {
  196. int n, insyscall;
  197. char buf[ERRMAX];
  198. if(up == nil) {
  199. dumpregs(ureg);
  200. panic("fault: nil up in faultarm, accessing %#p", va);
  201. }
  202. insyscall = up->insyscall;
  203. up->insyscall = 1;
  204. if (Debug)
  205. ckfaultstuck(va);
  206. n = fault(va, read);
  207. if(n < 0){
  208. if(!user){
  209. dumpregs(ureg);
  210. panic("fault: kernel accessing %#p", va);
  211. }
  212. /* don't dump registers; programs suicide all the time */
  213. snprint(buf, sizeof buf, "sys: trap: fault %s va=%#p",
  214. read? "read": "write", va);
  215. postnote(up, 1, buf, NDebug);
  216. }
  217. up->insyscall = insyscall;
  218. }
  219. /*
  220. * returns 1 if the instruction writes memory, 0 otherwise
  221. */
  222. int
  223. writetomem(ulong inst)
  224. {
  225. /* swap always write memory */
  226. if((inst & 0x0FC00000) == 0x01000000)
  227. return 1;
  228. /* loads and stores are distinguished by bit 20 */
  229. if(inst & (1<<20))
  230. return 0;
  231. return 1;
  232. }
  233. /*
  234. * here on all exceptions other than syscall (SWI) and fiq
  235. */
  236. void
  237. trap(Ureg *ureg)
  238. {
  239. int clockintr, user, x, rv, rem;
  240. ulong inst, fsr;
  241. uintptr va;
  242. char buf[ERRMAX];
  243. assert(!islo());
  244. if(up != nil)
  245. rem = ((char*)ureg)-up->kstack;
  246. else
  247. rem = ((char*)ureg)-((char*)m+sizeof(Mach));
  248. if(rem < 256) {
  249. iprint("trap: %d stack bytes left, up %#p ureg %#p at pc %#lux\n",
  250. rem, up, ureg, ureg->pc);
  251. delay(1000);
  252. dumpstack();
  253. panic("trap: %d stack bytes left, up %#p ureg %#p at pc %#lux",
  254. rem, up, ureg, ureg->pc);
  255. }
  256. user = (ureg->psr & PsrMask) == PsrMusr;
  257. if(user){
  258. up->dbgreg = ureg;
  259. cycles(&up->kentry);
  260. }
  261. /*
  262. * All interrupts/exceptions should be resumed at ureg->pc-4,
  263. * except for Data Abort which resumes at ureg->pc-8.
  264. */
  265. if(ureg->type == (PsrMabt+1))
  266. ureg->pc -= 8;
  267. else
  268. ureg->pc -= 4;
  269. clockintr = 0; /* if set, may call sched() before return */
  270. switch(ureg->type){
  271. default:
  272. panic("unknown trap; type %#lux, psr mode %#lux", ureg->type,
  273. ureg->psr & PsrMask);
  274. break;
  275. case PsrMirq:
  276. clockintr = irq(ureg);
  277. m->intr++;
  278. break;
  279. case PsrMabt: /* prefetch fault */
  280. x = ifsrget();
  281. fsr = (x>>7) & 0x8 | x & 0x7;
  282. switch(fsr){
  283. case 0x02: /* instruction debug event (BKPT) */
  284. if(user){
  285. snprint(buf, sizeof buf, "sys: breakpoint");
  286. postnote(up, 1, buf, NDebug);
  287. }else{
  288. iprint("kernel bkpt: pc %#lux inst %#ux\n",
  289. ureg->pc, *(u32int*)ureg->pc);
  290. panic("kernel bkpt");
  291. }
  292. break;
  293. default:
  294. faultarm(ureg, ureg->pc, user, 1);
  295. break;
  296. }
  297. break;
  298. case PsrMabt+1: /* data fault */
  299. va = farget();
  300. inst = *(ulong*)(ureg->pc);
  301. /* bits 12 and 10 have to be concatenated with status */
  302. x = fsrget();
  303. fsr = (x>>7) & 0x20 | (x>>6) & 0x10 | x & 0xf;
  304. switch(fsr){
  305. default:
  306. case 0xa: /* ? was under external abort */
  307. panic("unknown data fault, 6b fsr %#lux", fsr);
  308. break;
  309. case 0x0:
  310. panic("vector exception at %#lux", ureg->pc);
  311. break;
  312. case 0x1: /* alignment fault */
  313. case 0x3: /* access flag fault (section) */
  314. if(user){
  315. snprint(buf, sizeof buf,
  316. "sys: alignment: pc %#lux va %#p\n",
  317. ureg->pc, va);
  318. postnote(up, 1, buf, NDebug);
  319. } else
  320. panic("kernel alignment: pc %#lux va %#p", ureg->pc, va);
  321. break;
  322. case 0x2:
  323. panic("terminal exception at %#lux", ureg->pc);
  324. break;
  325. case 0x4: /* icache maint fault */
  326. case 0x6: /* access flag fault (page) */
  327. case 0x8: /* precise external abort, non-xlat'n */
  328. case 0x28:
  329. case 0xc: /* l1 translation, precise ext. abort */
  330. case 0x2c:
  331. case 0xe: /* l2 translation, precise ext. abort */
  332. case 0x2e:
  333. case 0x16: /* imprecise ext. abort, non-xlt'n */
  334. case 0x36:
  335. panic("external abort %#lux pc %#lux addr %#p",
  336. fsr, ureg->pc, va);
  337. break;
  338. case 0x1c: /* l1 translation, precise parity err */
  339. case 0x1e: /* l2 translation, precise parity err */
  340. case 0x18: /* imprecise parity or ecc err */
  341. panic("translation parity error %#lux pc %#lux addr %#p",
  342. fsr, ureg->pc, va);
  343. break;
  344. case 0x5: /* translation fault, no section entry */
  345. case 0x7: /* translation fault, no page entry */
  346. faultarm(ureg, va, user, !writetomem(inst));
  347. break;
  348. case 0x9:
  349. case 0xb:
  350. /* domain fault, accessing something we shouldn't */
  351. if(user){
  352. snprint(buf, sizeof buf,
  353. "sys: access violation: pc %#lux va %#p\n",
  354. ureg->pc, va);
  355. postnote(up, 1, buf, NDebug);
  356. } else
  357. panic("kernel access violation: pc %#lux va %#p",
  358. ureg->pc, va);
  359. break;
  360. case 0xd:
  361. case 0xf:
  362. /* permission error, copy on write or real permission error */
  363. faultarm(ureg, va, user, !writetomem(inst));
  364. break;
  365. }
  366. break;
  367. case PsrMund: /* undefined instruction */
  368. if(user){
  369. if(seg(up, ureg->pc, 0) != nil &&
  370. *(u32int*)ureg->pc == 0xD1200070)
  371. postnote(up, 1, "sys: breakpoint", NDebug);
  372. else{
  373. /* look for floating point instructions to interpret */
  374. rv = fpuemu(ureg);
  375. if(rv == 0){
  376. snprint(buf, sizeof buf,
  377. "undefined instruction: pc %#lux\n",
  378. ureg->pc);
  379. postnote(up, 1, buf, NDebug);
  380. }
  381. }
  382. }else{
  383. if (ureg->pc & 3) {
  384. iprint("rounding fault pc %#lux down to word\n",
  385. ureg->pc);
  386. ureg->pc &= ~3;
  387. }
  388. iprint("undefined instruction: pc %#lux inst %#ux\n",
  389. ureg->pc, *(u32int*)ureg->pc);
  390. panic("undefined instruction");
  391. }
  392. break;
  393. }
  394. splhi();
  395. /* delaysched set because we held a lock or because our quantum ended */
  396. if(up && up->delaysched && clockintr){
  397. sched(); /* can cause more traps */
  398. splhi();
  399. }
  400. if(user){
  401. if(up->procctl || up->nnote)
  402. notify(ureg);
  403. kexit(ureg);
  404. }
  405. }
  406. int
  407. isvalidaddr(void *v)
  408. {
  409. return (uintptr)v >= KZERO;
  410. }
  411. static void
  412. dumplongs(char *msg, ulong *v, int n)
  413. {
  414. int i, l;
  415. l = 0;
  416. iprint("%s at %.8p: ", msg, v);
  417. for(i=0; i<n; i++){
  418. if(l >= 4){
  419. iprint("\n %.8p: ", v);
  420. l = 0;
  421. }
  422. if(isvalidaddr(v)){
  423. iprint(" %.8lux", *v++);
  424. l++;
  425. }else{
  426. iprint(" invalid");
  427. break;
  428. }
  429. }
  430. iprint("\n");
  431. }
  432. static void
  433. dumpstackwithureg(Ureg *ureg)
  434. {
  435. uintptr l, i, v, estack;
  436. u32int *p;
  437. char *s;
  438. if((s = getconf("*nodumpstack")) != nil && strcmp(s, "0") != 0){
  439. iprint("dumpstack disabled\n");
  440. return;
  441. }
  442. iprint("ktrace /kernel/path %#.8lux %#.8lux %#.8lux # pc, sp, link\n",
  443. ureg->pc, ureg->sp, ureg->r14);
  444. delay(2000);
  445. i = 0;
  446. if(up != nil && (uintptr)&l <= (uintptr)up->kstack+KSTACK)
  447. estack = (uintptr)up->kstack+KSTACK;
  448. else if((uintptr)&l >= (uintptr)m->stack
  449. && (uintptr)&l <= (uintptr)m+MACHSIZE)
  450. estack = (uintptr)m+MACHSIZE;
  451. else{
  452. if(up != nil)
  453. iprint("&up->kstack %#p &l %#p\n", up->kstack, &l);
  454. else
  455. iprint("&m %#p &l %#p\n", m, &l);
  456. return;
  457. }
  458. for(l = (uintptr)&l; l < estack; l += sizeof(uintptr)){
  459. v = *(uintptr*)l;
  460. if(KTZERO < v && v < (uintptr)etext && !(v & 3)){
  461. v -= sizeof(u32int); /* back up an instr */
  462. p = (u32int*)v;
  463. if((*p & 0x0f000000) == 0x0b000000){ /* BL instr? */
  464. iprint("%#8.8lux=%#8.8lux ", l, v);
  465. i++;
  466. }
  467. }
  468. if(i == 4){
  469. i = 0;
  470. iprint("\n");
  471. }
  472. }
  473. if(i)
  474. iprint("\n");
  475. }
  476. /*
  477. * Fill in enough of Ureg to get a stack trace, and call a function.
  478. * Used by debugging interface rdb.
  479. */
  480. void
  481. callwithureg(void (*fn)(Ureg*))
  482. {
  483. Ureg ureg;
  484. ureg.pc = getcallerpc(&fn);
  485. ureg.sp = PTR2UINT(&fn);
  486. fn(&ureg);
  487. }
  488. void
  489. dumpstack(void)
  490. {
  491. callwithureg(dumpstackwithureg);
  492. }
  493. void
  494. dumpregs(Ureg* ureg)
  495. {
  496. int s;
  497. if (ureg == nil) {
  498. iprint("trap: no user process\n");
  499. return;
  500. }
  501. s = splhi();
  502. iprint("trap: %s", trapname(ureg->type));
  503. if(ureg != nil && (ureg->psr & PsrMask) != PsrMsvc)
  504. iprint(" in %s", trapname(ureg->psr));
  505. iprint("\n");
  506. iprint("psr %8.8lux type %2.2lux pc %8.8lux link %8.8lux\n",
  507. ureg->psr, ureg->type, ureg->pc, ureg->link);
  508. iprint("R14 %8.8lux R13 %8.8lux R12 %8.8lux R11 %8.8lux R10 %8.8lux\n",
  509. ureg->r14, ureg->r13, ureg->r12, ureg->r11, ureg->r10);
  510. iprint("R9 %8.8lux R8 %8.8lux R7 %8.8lux R6 %8.8lux R5 %8.8lux\n",
  511. ureg->r9, ureg->r8, ureg->r7, ureg->r6, ureg->r5);
  512. iprint("R4 %8.8lux R3 %8.8lux R2 %8.8lux R1 %8.8lux R0 %8.8lux\n",
  513. ureg->r4, ureg->r3, ureg->r2, ureg->r1, ureg->r0);
  514. iprint("stack is at %#p\n", ureg);
  515. iprint("pc %#lux link %#lux\n", ureg->pc, ureg->link);
  516. if(up)
  517. iprint("user stack: %#p-%#p\n", up->kstack, up->kstack+KSTACK-4);
  518. else
  519. iprint("kernel stack: %8.8lux-%8.8lux\n",
  520. (ulong)(m+1), (ulong)m+BY2PG-4);
  521. dumplongs("stack", (ulong *)(ureg + 1), 16);
  522. delay(2000);
  523. dumpstack();
  524. splx(s);
  525. }