ether83815.c 26 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136
  1. /*
  2. * National Semiconductor DP83815
  3. *
  4. * Supports only internal PHY and has been tested on:
  5. * Netgear FA311TX (using Netgear DS108 10/100 hub)
  6. * SiS 900 (works under light load only)
  7. * To do:
  8. * check Ethernet address;
  9. * test autonegotiation on 10 Mbit, and 100 Mbit full duplex;
  10. * external PHY via MII (should be common code for MII);
  11. * thresholds;
  12. * ring sizing;
  13. * physical link changes/disconnect;
  14. * push initialisation back to attach.
  15. *
  16. * C H Forsyth, forsyth@vitanuova.com, 18th June 2001.
  17. */
  18. #ifdef FS
  19. #include "all.h"
  20. #include "io.h"
  21. #include "mem.h"
  22. #include "../ip/ip.h"
  23. #else /* FS */
  24. #include "u.h"
  25. #include "../port/lib.h"
  26. #include "mem.h"
  27. #include "dat.h"
  28. #include "fns.h"
  29. #include "io.h"
  30. #include "../port/error.h"
  31. #include "../port/netif.h"
  32. #endif /* FS */
  33. #include "etherif.h"
  34. #include "compat.h"
  35. #define DEBUG (0)
  36. #define debug if(DEBUG)print
  37. enum {
  38. Nrde = 64,
  39. Ntde = 64,
  40. };
  41. #define Rbsz ROUNDUP(sizeof(Etherpkt)+4, 4)
  42. typedef struct Des {
  43. ulong next;
  44. int cmdsts;
  45. ulong addr;
  46. Block* bp;
  47. } Des;
  48. enum { /* cmdsts */
  49. Own = 1<<31, /* set by data producer to hand to consumer */
  50. More = 1<<30, /* more of packet in next descriptor */
  51. Intr = 1<<29, /* interrupt when device is done with it */
  52. Supcrc = 1<<28, /* suppress crc on transmit */
  53. Inccrc = 1<<28, /* crc included on receive (always) */
  54. Ok = 1<<27, /* packet ok */
  55. Size = 0xFFF, /* packet size in bytes */
  56. /* transmit */
  57. Txa = 1<<26, /* transmission aborted */
  58. Tfu = 1<<25, /* transmit fifo underrun */
  59. Crs = 1<<24, /* carrier sense lost */
  60. Td = 1<<23, /* transmission deferred */
  61. Ed = 1<<22, /* excessive deferral */
  62. Owc = 1<<21, /* out of window collision */
  63. Ec = 1<<20, /* excessive collisions */
  64. /* 19-16 collision count */
  65. /* receive */
  66. Rxa = 1<<26, /* receive aborted (same as Rxo) */
  67. Rxo = 1<<25, /* receive overrun */
  68. Dest = 3<<23, /* destination class */
  69. Drej= 0<<23, /* packet was rejected */
  70. Duni= 1<<23, /* unicast */
  71. Dmulti= 2<<23, /* multicast */
  72. Dbroad= 3<<23, /* broadcast */
  73. Long = 1<<22, /* too long packet received */
  74. Runt = 1<<21, /* packet less than 64 bytes */
  75. Ise = 1<<20, /* invalid symbol */
  76. Crce = 1<<19, /* invalid crc */
  77. Fae = 1<<18, /* frame alignment error */
  78. Lbp = 1<<17, /* loopback packet */
  79. Col = 1<<16, /* collision during receive */
  80. };
  81. enum { /* PCI vendor & device IDs */
  82. Nat83815 = (0x0020<<16)|0x100B,
  83. SiS = 0x1039,
  84. SiS900 = (0x0900<<16)|SiS,
  85. SiS7016 = (0x7016<<16)|SiS,
  86. SiS630bridge = 0x0008,
  87. /* SiS 900 PCI revision codes */
  88. SiSrev630s = 0x81,
  89. SiSrev630e = 0x82,
  90. SiSrev630ea1 = 0x83,
  91. SiSeenodeaddr = 8, /* short addr of SiS eeprom mac addr */
  92. SiS630eenodeaddr = 9, /* likewise for the 630 */
  93. Nseenodeaddr = 6, /* " for NS eeprom */
  94. };
  95. typedef struct Ctlr Ctlr;
  96. typedef struct Ctlr {
  97. int port;
  98. Pcidev* pcidev;
  99. Ctlr* next;
  100. int active;
  101. int id; /* (pcidev->did<<16)|pcidev->vid */
  102. ushort srom[0xB+1];
  103. uchar sromea[Eaddrlen]; /* MAC address */
  104. uchar fd; /* option or auto negotiation */
  105. int mbps;
  106. Lock lock;
  107. Des* rdr; /* receive descriptor ring */
  108. int nrdr; /* size of rdr */
  109. int rdrx; /* index into rdr */
  110. Lock tlock;
  111. Des* tdr; /* transmit descriptor ring */
  112. int ntdr; /* size of tdr */
  113. int tdrh; /* host index into tdr */
  114. int tdri; /* interface index into tdr */
  115. int ntq; /* descriptors active */
  116. int ntqmax;
  117. ulong rxa; /* receive statistics */
  118. ulong rxo;
  119. ulong rlong;
  120. ulong runt;
  121. ulong ise;
  122. ulong crce;
  123. ulong fae;
  124. ulong lbp;
  125. ulong col;
  126. ulong rxsovr;
  127. ulong rxorn;
  128. ulong txa; /* transmit statistics */
  129. ulong tfu;
  130. ulong crs;
  131. ulong td;
  132. ulong ed;
  133. ulong owc;
  134. ulong ec;
  135. ulong txurn;
  136. ulong dperr; /* system errors */
  137. ulong rmabt;
  138. ulong rtabt;
  139. ulong sserr;
  140. ulong rxsover;
  141. } Ctlr;
  142. static Ctlr* ctlrhead;
  143. static Ctlr* ctlrtail;
  144. enum {
  145. /* registers (could memory map) */
  146. Rcr= 0x00, /* command register */
  147. Rst= 1<<8,
  148. Rxr= 1<<5, /* receiver reset */
  149. Txr= 1<<4, /* transmitter reset */
  150. Rxd= 1<<3, /* receiver disable */
  151. Rxe= 1<<2, /* receiver enable */
  152. Txd= 1<<1, /* transmitter disable */
  153. Txe= 1<<0, /* transmitter enable */
  154. Rcfg= 0x04, /* configuration */
  155. Lnksts= 1<<31, /* link good */
  156. Speed100= 1<<30, /* 100 Mb/s link */
  157. Fdup= 1<<29, /* full duplex */
  158. Pol= 1<<28, /* polarity reversal (10baseT) */
  159. Aneg_dn= 1<<27, /* autonegotiation done */
  160. Pint_acen= 1<<17, /* PHY interrupt auto clear enable */
  161. Pause_adv= 1<<16, /* advertise pause during auto neg */
  162. Paneg_ena= 1<<13, /* auto negotiation enable */
  163. Paneg_all= 7<<13, /* auto negotiation enable 10/100 half & full */
  164. Ext_phy= 1<<12, /* enable MII for external PHY */
  165. Phy_rst= 1<<10, /* reset internal PHY */
  166. Phy_dis= 1<<9, /* disable internal PHY (eg, low power) */
  167. Req_alg= 1<<7, /* PCI bus request: set means less aggressive */
  168. Sb= 1<<6, /* single slot back-off not random */
  169. Pow= 1<<5, /* out of window timer selection */
  170. Exd= 1<<4, /* disable excessive deferral timer */
  171. Pesel= 1<<3, /* parity error algorithm selection */
  172. Brom_dis= 1<<2, /* disable boot rom interface */
  173. Bem= 1<<0, /* big-endian mode */
  174. Rmear= 0x08, /* eeprom access */
  175. Mdc= 1<<6, /* MII mangement check */
  176. Mddir= 1<<5, /* MII management direction */
  177. Mdio= 1<<4, /* MII mangement data */
  178. Eesel= 1<<3, /* EEPROM chip select */
  179. Eeclk= 1<<2, /* EEPROM clock */
  180. Eedo= 1<<1, /* EEPROM data out (from chip) */
  181. Eedi= 1<<0, /* EEPROM data in (to chip) */
  182. Rptscr= 0x0C, /* pci test control */
  183. Risr= 0x10, /* interrupt status */
  184. Txrcmp= 1<<25, /* transmit reset complete */
  185. Rxrcmp= 1<<24, /* receiver reset complete */
  186. Dperr= 1<<23, /* detected parity error */
  187. Sserr= 1<<22, /* signalled system error */
  188. Rmabt= 1<<21, /* received master abort */
  189. Rtabt= 1<<20, /* received target abort */
  190. Rxsovr= 1<<16, /* RX status FIFO overrun */
  191. Hiberr= 1<<15, /* high bits error set (OR of 25-16) */
  192. Phy= 1<<14, /* PHY interrupt */
  193. Pme= 1<<13, /* power management event (wake online) */
  194. Swi= 1<<12, /* software interrupt */
  195. Mib= 1<<11, /* MIB service */
  196. Txurn= 1<<10, /* TX underrun */
  197. Txidle= 1<<9, /* TX idle */
  198. Txerr= 1<<8, /* TX packet error */
  199. Txdesc= 1<<7, /* TX descriptor (with Intr bit done) */
  200. Txok= 1<<6, /* TX ok */
  201. Rxorn= 1<<5, /* RX overrun */
  202. Rxidle= 1<<4, /* RX idle */
  203. Rxearly= 1<<3, /* RX early threshold */
  204. Rxerr= 1<<2, /* RX packet error */
  205. Rxdesc= 1<<1, /* RX descriptor (with Intr bit done) */
  206. Rxok= 1<<0, /* RX ok */
  207. Rimr= 0x14, /* interrupt mask */
  208. Rier= 0x18, /* interrupt enable */
  209. Ie= 1<<0, /* interrupt enable */
  210. Rtxdp= 0x20, /* transmit descriptor pointer */
  211. Rtxcfg= 0x24, /* transmit configuration */
  212. Csi= 1<<31, /* carrier sense ignore (needed for full duplex) */
  213. Hbi= 1<<30, /* heartbeat ignore (needed for full duplex) */
  214. Atp= 1<<28, /* automatic padding of runt packets */
  215. Mxdma= 7<<20, /* maximum dma transfer field */
  216. Mxdma32= 4<<20, /* 4x32-bit words (32 bytes) */
  217. Mxdma64= 5<<20, /* 8x32-bit words (64 bytes) */
  218. Flth= 0x3F<<8,/* Tx fill threshold, units of 32 bytes (must be > Mxdma) */
  219. Drth= 0x3F<<0,/* Tx drain threshold (units of 32 bytes) */
  220. Flth128= 4<<8, /* fill at 128 bytes */
  221. /* seems to be the same on SiS 900; maybe use larger value @ 100Mb/s */
  222. Drth512= 16<<0, /* drain at 512 bytes */
  223. Rrxdp= 0x30, /* receive descriptor pointer */
  224. Rrxcfg= 0x34, /* receive configuration */
  225. Atx= 1<<28, /* accept transmit packets (needed for full duplex) */
  226. Rdrth= 0x1F<<1,/* Rx drain threshold (units of 32 bytes) */
  227. Rdrth64= 2<<1, /* drain at 64 bytes */
  228. Rccsr= 0x3C, /* CLKRUN control/status */
  229. Pmests= 1<<15, /* PME status */
  230. Rwcsr= 0x40, /* wake on lan control/status */
  231. Rpcr= 0x44, /* pause control/status */
  232. /* TODO: different on SiS, but does it matter? Rfen - Aau are same. */
  233. Rrfcr= 0x48, /* receive filter/match control */
  234. Rfen= 1<<31, /* receive filter enable */
  235. Aab= 1<<30, /* accept all broadcast */
  236. Aam= 1<<29, /* accept all multicast */
  237. Aau= 1<<28, /* accept all unicast */
  238. Apm= 1<<27, /* accept on perfect match */
  239. Apat= 0xF<<23,/* accept on pattern match */
  240. Aarp= 1<<22, /* accept ARP */
  241. Mhen= 1<<21, /* multicast hash enable */
  242. Uhen= 1<<20, /* unicast hash enable */
  243. Ulm= 1<<19, /* U/L bit mask */
  244. /* bits 0-9 are rfaddr */
  245. Rrfdr= 0x4C, /* receive filter/match data */
  246. Rbrar= 0x50, /* boot rom address */
  247. Rbrdr= 0x54, /* boot rom data */
  248. Rsrr= 0x58, /* silicon revision */
  249. Rmibc= 0x5C, /* MIB control */
  250. /* 60-78 MIB data */
  251. /* PHY registers */
  252. Rbmcr= 0x80, /* basic mode configuration */
  253. Reset= 1<<15,
  254. Sel100= 1<<13, /* select 100Mb/sec if no auto neg */
  255. Anena= 1<<12, /* auto negotiation enable */
  256. Anrestart= 1<<9, /* restart auto negotiation */
  257. Selfdx= 1<<8, /* select full duplex if no auto neg */
  258. Rbmsr= 0x84, /* basic mode status */
  259. Ancomp= 1<<5, /* autonegotiation complete */
  260. Rphyidr1= 0x88,
  261. Rphyidr2= 0x8C,
  262. Ranar= 0x90, /* autonegotiation advertisement */
  263. Ranlpar= 0x94, /* autonegotiation link partner ability */
  264. Raner= 0x98, /* autonegotiation expansion */
  265. Rannptr= 0x9C, /* autonegotiation next page TX */
  266. Rphysts= 0xC0, /* PHY status */
  267. Rmicr= 0xC4, /* MII control */
  268. Inten= 1<<1, /* PHY interrupt enable */
  269. Rmisr= 0xC8, /* MII status */
  270. Rfcscr= 0xD0, /* false carrier sense counter */
  271. Rrecr= 0xD4, /* receive error counter */
  272. Rpcsr= 0xD8, /* 100Mb config/status */
  273. Rphycr= 0xE4, /* PHY control */
  274. Rtbscr= 0xE8, /* 10BaseT status/control */
  275. };
  276. /*
  277. * eeprom addresses
  278. * 7 to 9 (16 bit words): mac address, shifted and reversed
  279. */
  280. #define csr32r(c, r) (inl((c)->port+(r)))
  281. #define csr32w(c, r, l) (outl((c)->port+(r), (ulong)(l)))
  282. #define csr16r(c, r) (ins((c)->port+(r)))
  283. #define csr16w(c, r, l) (outs((c)->port+(r), (ulong)(l)))
  284. static void
  285. dumpcregs(Ctlr *ctlr)
  286. {
  287. int i;
  288. for(i=0; i<=0x5C; i+=4)
  289. print("%2.2ux %8.8lux\n", i, csr32r(ctlr, i));
  290. }
  291. static void
  292. promiscuous(void* arg, int on)
  293. {
  294. Ctlr *ctlr;
  295. ulong w;
  296. ctlr = ((Ether*)arg)->ctlr;
  297. ilock(&ctlr->lock);
  298. w = csr32r(ctlr, Rrfcr);
  299. if(on != ((w&Aau)!=0)){
  300. csr32w(ctlr, Rrfcr, w & ~Rfen);
  301. csr32w(ctlr, Rrfcr, Rfen | (w ^ Aau));
  302. }
  303. iunlock(&ctlr->lock);
  304. }
  305. static void
  306. attach(Ether* ether)
  307. {
  308. Ctlr *ctlr;
  309. ctlr = ether->ctlr;
  310. ilock(&ctlr->lock);
  311. if(0)
  312. dumpcregs(ctlr);
  313. csr32w(ctlr, Rcr, Rxe);
  314. iunlock(&ctlr->lock);
  315. }
  316. #ifndef FS
  317. static long
  318. ifstat(Ether* ether, void* a, long n, ulong offset)
  319. {
  320. Ctlr *ctlr;
  321. char *buf, *p;
  322. int i, l, len;
  323. ctlr = ether->ctlr;
  324. ether->crcs = ctlr->crce;
  325. ether->frames = ctlr->runt+ctlr->ise+ctlr->rlong+ctlr->fae;
  326. ether->buffs = ctlr->rxorn+ctlr->tfu;
  327. ether->overflows = ctlr->rxsovr;
  328. if(n == 0)
  329. return 0;
  330. p = malloc(READSTR);
  331. l = snprint(p, READSTR, "Rxa: %lud\n", ctlr->rxa);
  332. l += snprint(p+l, READSTR-l, "Rxo: %lud\n", ctlr->rxo);
  333. l += snprint(p+l, READSTR-l, "Rlong: %lud\n", ctlr->rlong);
  334. l += snprint(p+l, READSTR-l, "Runt: %lud\n", ctlr->runt);
  335. l += snprint(p+l, READSTR-l, "Ise: %lud\n", ctlr->ise);
  336. l += snprint(p+l, READSTR-l, "Fae: %lud\n", ctlr->fae);
  337. l += snprint(p+l, READSTR-l, "Lbp: %lud\n", ctlr->lbp);
  338. l += snprint(p+l, READSTR-l, "Tfu: %lud\n", ctlr->tfu);
  339. l += snprint(p+l, READSTR-l, "Txa: %lud\n", ctlr->txa);
  340. l += snprint(p+l, READSTR-l, "CRC Error: %lud\n", ctlr->crce);
  341. l += snprint(p+l, READSTR-l, "Collision Seen: %lud\n", ctlr->col);
  342. l += snprint(p+l, READSTR-l, "Frame Too Long: %lud\n", ctlr->rlong);
  343. l += snprint(p+l, READSTR-l, "Runt Frame: %lud\n", ctlr->runt);
  344. l += snprint(p+l, READSTR-l, "Rx Underflow Error: %lud\n", ctlr->rxorn);
  345. l += snprint(p+l, READSTR-l, "Tx Underrun: %lud\n", ctlr->txurn);
  346. l += snprint(p+l, READSTR-l, "Excessive Collisions: %lud\n", ctlr->ec);
  347. l += snprint(p+l, READSTR-l, "Late Collision: %lud\n", ctlr->owc);
  348. l += snprint(p+l, READSTR-l, "Loss of Carrier: %lud\n", ctlr->crs);
  349. l += snprint(p+l, READSTR-l, "Parity: %lud\n", ctlr->dperr);
  350. l += snprint(p+l, READSTR-l, "Aborts: %lud\n", ctlr->rmabt+ctlr->rtabt);
  351. l += snprint(p+l, READSTR-l, "RX Status overrun: %lud\n", ctlr->rxsover);
  352. snprint(p+l, READSTR-l, "ntqmax: %d\n", ctlr->ntqmax);
  353. ctlr->ntqmax = 0;
  354. buf = a;
  355. len = readstr(offset, buf, n, p);
  356. if(offset > l)
  357. offset -= l;
  358. else
  359. offset = 0;
  360. buf += len;
  361. n -= len;
  362. l = snprint(p, READSTR, "srom:");
  363. for(i = 0; i < nelem(ctlr->srom); i++){
  364. if(i && ((i & 0x0F) == 0))
  365. l += snprint(p+l, READSTR-l, "\n ");
  366. l += snprint(p+l, READSTR-l, " %4.4uX", ctlr->srom[i]);
  367. }
  368. snprint(p+l, READSTR-l, "\n");
  369. len += readstr(offset, buf, n, p);
  370. free(p);
  371. return len;
  372. }
  373. #endif
  374. static void
  375. txstart(Ether* ether)
  376. {
  377. Ctlr *ctlr;
  378. Block *bp;
  379. Des *des;
  380. int started;
  381. ctlr = ether->ctlr;
  382. started = 0;
  383. while(ctlr->ntq < ctlr->ntdr-1){
  384. bp = etheroq(ether);
  385. if(bp == nil)
  386. break;
  387. des = &ctlr->tdr[ctlr->tdrh];
  388. des->bp = bp;
  389. des->addr = PADDR(bp->rp);
  390. ctlr->ntq++;
  391. coherence();
  392. des->cmdsts = Own | BLEN(bp);
  393. ctlr->tdrh = NEXT(ctlr->tdrh, ctlr->ntdr);
  394. started = 1;
  395. }
  396. if(started){
  397. coherence();
  398. csr32w(ctlr, Rcr, Txe); /* prompt */
  399. }
  400. if(ctlr->ntq > ctlr->ntqmax)
  401. ctlr->ntqmax = ctlr->ntq;
  402. }
  403. static void
  404. transmit(Ether* ether)
  405. {
  406. Ctlr *ctlr;
  407. ctlr = ether->ctlr;
  408. ilock(&ctlr->tlock);
  409. txstart(ether);
  410. iunlock(&ctlr->tlock);
  411. }
  412. static void
  413. txrxcfg(Ctlr *ctlr, int txdrth)
  414. {
  415. ulong rx, tx;
  416. rx = csr32r(ctlr, Rrxcfg);
  417. tx = csr32r(ctlr, Rtxcfg);
  418. if(ctlr->fd){
  419. rx |= Atx;
  420. tx |= Csi | Hbi;
  421. }else{
  422. rx &= ~Atx;
  423. tx &= ~(Csi | Hbi);
  424. }
  425. tx &= ~(Mxdma|Drth|Flth);
  426. tx |= Mxdma64 | Flth128 | txdrth;
  427. csr32w(ctlr, Rtxcfg, tx);
  428. rx &= ~(Mxdma|Rdrth);
  429. rx |= Mxdma64 | Rdrth64;
  430. csr32w(ctlr, Rrxcfg, rx);
  431. }
  432. static void
  433. interrupt(Ureg*, void* arg)
  434. {
  435. Ctlr *ctlr;
  436. Ether *ether;
  437. int len, status, cmdsts;
  438. Des *des;
  439. Block *bp;
  440. ether = arg;
  441. ctlr = ether->ctlr;
  442. while((status = csr32r(ctlr, Risr)) != 0){
  443. status &= ~(Pme|Mib);
  444. if(status & Hiberr){
  445. if(status & Rxsovr)
  446. ctlr->rxsover++;
  447. if(status & Sserr)
  448. ctlr->sserr++;
  449. if(status & Dperr)
  450. ctlr->dperr++;
  451. if(status & Rmabt)
  452. ctlr->rmabt++;
  453. if(status & Rtabt)
  454. ctlr->rtabt++;
  455. status &= ~(Hiberr|Txrcmp|Rxrcmp|Rxsovr|Dperr|Sserr|Rmabt|Rtabt);
  456. }
  457. /*
  458. * Received packets.
  459. */
  460. if(status & (Rxdesc|Rxok|Rxerr|Rxearly|Rxorn)){
  461. des = &ctlr->rdr[ctlr->rdrx];
  462. while((cmdsts = des->cmdsts) & Own){
  463. if((cmdsts&Ok) == 0){
  464. if(cmdsts & Rxa)
  465. ctlr->rxa++;
  466. if(cmdsts & Rxo)
  467. ctlr->rxo++;
  468. if(cmdsts & Long)
  469. ctlr->rlong++;
  470. if(cmdsts & Runt)
  471. ctlr->runt++;
  472. if(cmdsts & Ise)
  473. ctlr->ise++;
  474. if(cmdsts & Crce)
  475. ctlr->crce++;
  476. if(cmdsts & Fae)
  477. ctlr->fae++;
  478. if(cmdsts & Lbp)
  479. ctlr->lbp++;
  480. if(cmdsts & Col)
  481. ctlr->col++;
  482. }
  483. else if(bp = iallocb(Rbsz)){
  484. len = (cmdsts&Size)-4;
  485. if(len <= 0){
  486. debug("ns83815: packet len %d <=0\n", len);
  487. freeb(des->bp);
  488. }else{
  489. SETWPCNT(des->bp, len);
  490. ETHERIQ(ether, des->bp, 1);
  491. }
  492. des->bp = bp;
  493. des->addr = PADDR(bp->rp);
  494. coherence();
  495. }else{
  496. debug("ns83815: interrupt: iallocb for input buffer failed\n");
  497. des->bp->next = 0;
  498. }
  499. des->cmdsts = Rbsz;
  500. coherence();
  501. ctlr->rdrx = NEXT(ctlr->rdrx, ctlr->nrdr);
  502. des = &ctlr->rdr[ctlr->rdrx];
  503. }
  504. status &= ~(Rxdesc|Rxok|Rxerr|Rxearly|Rxorn);
  505. }
  506. /*
  507. * Check the transmit side:
  508. * check for Transmit Underflow and Adjust
  509. * the threshold upwards;
  510. * free any transmitted buffers and try to
  511. * top-up the ring.
  512. */
  513. if(status & Txurn){
  514. ctlr->txurn++;
  515. ilock(&ctlr->lock);
  516. /* change threshold */
  517. iunlock(&ctlr->lock);
  518. status &= ~(Txurn);
  519. }
  520. ilock(&ctlr->tlock);
  521. while(ctlr->ntq){
  522. des = &ctlr->tdr[ctlr->tdri];
  523. cmdsts = des->cmdsts;
  524. if(cmdsts & Own)
  525. break;
  526. if((cmdsts & Ok) == 0){
  527. if(cmdsts & Txa)
  528. ctlr->txa++;
  529. if(cmdsts & Tfu)
  530. ctlr->tfu++;
  531. if(cmdsts & Td)
  532. ctlr->td++;
  533. if(cmdsts & Ed)
  534. ctlr->ed++;
  535. if(cmdsts & Owc)
  536. ctlr->owc++;
  537. if(cmdsts & Ec)
  538. ctlr->ec++;
  539. #ifndef FS
  540. ether->oerrs++;
  541. #endif
  542. }
  543. freeb(des->bp);
  544. des->bp = nil;
  545. des->cmdsts = 0;
  546. ctlr->ntq--;
  547. ctlr->tdri = NEXT(ctlr->tdri, ctlr->ntdr);
  548. }
  549. txstart(ether);
  550. iunlock(&ctlr->tlock);
  551. status &= ~(Txurn|Txidle|Txerr|Txdesc|Txok);
  552. /*
  553. * Anything left not catered for?
  554. */
  555. if(status)
  556. print("#l%d: status %8.8uX\n", ether->ctlrno, status);
  557. }
  558. }
  559. static void
  560. ctlrinit(Ether* ether)
  561. {
  562. Ctlr *ctlr;
  563. Des *des, *last;
  564. ctlr = ether->ctlr;
  565. /*
  566. * Allocate suitable aligned descriptors
  567. * for the transmit and receive rings;
  568. * initialise the receive ring;
  569. * initialise the transmit ring;
  570. * unmask interrupts and start the transmit side.
  571. */
  572. des = xspanalloc((ctlr->nrdr+ctlr->ntdr)*sizeof(Des), 32, 0);
  573. if(des == nil) {
  574. print("ns83815: ctlrinit: iallocb of descs. failed\n");
  575. return;
  576. }
  577. ctlr->tdr = des;
  578. ctlr->rdr = des+ctlr->ntdr;
  579. last = nil;
  580. for(des = ctlr->rdr; des < &ctlr->rdr[ctlr->nrdr]; des++){
  581. des->bp = iallocb(Rbsz);
  582. if(des->bp == nil)
  583. error(Enomem);
  584. des->cmdsts = Rbsz;
  585. des->addr = PADDR(des->bp->rp);
  586. if(last != nil)
  587. last->next = PADDR(des);
  588. last = des;
  589. }
  590. ctlr->rdr[ctlr->nrdr-1].next = PADDR(ctlr->rdr);
  591. ctlr->rdrx = 0;
  592. csr32w(ctlr, Rrxdp, PADDR(ctlr->rdr));
  593. last = nil;
  594. for(des = ctlr->tdr; des < &ctlr->tdr[ctlr->ntdr]; des++){
  595. des->cmdsts = 0;
  596. des->bp = nil;
  597. des->addr = ~0;
  598. if(last != nil)
  599. last->next = PADDR(des);
  600. last = des;
  601. }
  602. ctlr->tdr[ctlr->ntdr-1].next = PADDR(ctlr->tdr);
  603. ctlr->tdrh = 0;
  604. ctlr->tdri = 0;
  605. csr32w(ctlr, Rtxdp, PADDR(ctlr->tdr));
  606. txrxcfg(ctlr, Drth512);
  607. csr32w(ctlr, Rimr, Dperr|Sserr|Rmabt|Rtabt|Rxsovr|Hiberr|Txurn|Txerr|Txdesc|Txok|Rxorn|Rxerr|Rxdesc|Rxok); /* Phy|Pme|Mib */
  608. csr32r(ctlr, Risr); /* clear status */
  609. csr32w(ctlr, Rier, Ie);
  610. err:
  611. ;
  612. }
  613. static void
  614. eeclk(Ctlr *ctlr, int clk)
  615. {
  616. csr32w(ctlr, Rmear, Eesel | clk);
  617. microdelay(2);
  618. }
  619. static void
  620. eeidle(Ctlr *ctlr)
  621. {
  622. int i;
  623. eeclk(ctlr, 0);
  624. eeclk(ctlr, Eeclk);
  625. for(i=0; i<25; i++){
  626. eeclk(ctlr, 0);
  627. eeclk(ctlr, Eeclk);
  628. }
  629. eeclk(ctlr, 0);
  630. csr32w(ctlr, Rmear, 0);
  631. microdelay(2);
  632. }
  633. static int
  634. eegetw(Ctlr *ctlr, int a)
  635. {
  636. int d, i, w, v;
  637. eeidle(ctlr);
  638. eeclk(ctlr, 0);
  639. eeclk(ctlr, Eeclk);
  640. d = 0x180 | a;
  641. for(i=0x400; i; i>>=1){
  642. v = (d & i) ? Eedi : 0;
  643. eeclk(ctlr, v);
  644. eeclk(ctlr, Eeclk|v);
  645. }
  646. eeclk(ctlr, 0);
  647. w = 0;
  648. for(i=0x8000; i; i >>= 1){
  649. eeclk(ctlr, Eeclk);
  650. if(csr32r(ctlr, Rmear) & Eedo)
  651. w |= i;
  652. microdelay(2);
  653. eeclk(ctlr, 0);
  654. }
  655. eeidle(ctlr);
  656. return w;
  657. }
  658. static void
  659. resetctlr(Ctlr *ctlr)
  660. {
  661. int i;
  662. csr32w(ctlr, Rcr, Rst);
  663. for(i=0;; i++){
  664. if(i > 100)
  665. panic("ns83815: soft reset did not complete");
  666. microdelay(250);
  667. if((csr32r(ctlr, Rcr) & Rst) == 0)
  668. break;
  669. delay(1);
  670. }
  671. }
  672. static void
  673. shutdown(Ether* ether)
  674. {
  675. Ctlr *ctlr = ether->ctlr;
  676. print("ether83815 shutting down\n");
  677. csr32w(ctlr, Rcr, Rxd|Txd); /* disable transceiver */
  678. resetctlr(ctlr);
  679. }
  680. static void
  681. softreset(Ctlr* ctlr, int resetphys)
  682. {
  683. int i, w;
  684. /*
  685. * Soft-reset the controller
  686. */
  687. resetctlr(ctlr);
  688. csr32w(ctlr, Rccsr, Pmests);
  689. csr32w(ctlr, Rccsr, 0);
  690. csr32w(ctlr, Rcfg, csr32r(ctlr, Rcfg) | Pint_acen);
  691. if(resetphys){
  692. /*
  693. * Soft-reset the PHY
  694. */
  695. csr32w(ctlr, Rbmcr, Reset);
  696. for(i=0;; i++){
  697. if(i > 100)
  698. panic("ns83815: PHY soft reset time out");
  699. if((csr32r(ctlr, Rbmcr) & Reset) == 0)
  700. break;
  701. delay(1);
  702. }
  703. }
  704. /*
  705. * Initialisation values, in sequence (see 4.4 Recommended Registers Configuration)
  706. */
  707. csr16w(ctlr, 0xCC, 0x0001); /* PGSEL */
  708. csr16w(ctlr, 0xE4, 0x189C); /* PMCCSR */
  709. csr16w(ctlr, 0xFC, 0x0000); /* TSTDAT */
  710. csr16w(ctlr, 0xF4, 0x5040); /* DSPCFG */
  711. csr16w(ctlr, 0xF8, 0x008C); /* SDCFG */
  712. /*
  713. * Auto negotiate
  714. */
  715. w = csr16r(ctlr, Rbmsr); /* clear latched bits */
  716. debug("anar: %4.4ux\n", csr16r(ctlr, Ranar));
  717. csr16w(ctlr, Rbmcr, Anena);
  718. if(csr16r(ctlr, Ranar) == 0 || (csr32r(ctlr, Rcfg) & Aneg_dn) == 0){
  719. csr16w(ctlr, Rbmcr, Anena|Anrestart);
  720. for(i=0;; i++){
  721. if(i > 6000){
  722. print("ns83815: auto neg timed out\n");
  723. break;
  724. }
  725. if((w = csr16r(ctlr, Rbmsr)) & Ancomp)
  726. break;
  727. delay(1);
  728. }
  729. debug("%d ms\n", i);
  730. w &= 0xFFFF;
  731. debug("bmsr: %4.4ux\n", w);
  732. }
  733. USED(w);
  734. debug("anar: %4.4ux\n", csr16r(ctlr, Ranar));
  735. debug("anlpar: %4.4ux\n", csr16r(ctlr, Ranlpar));
  736. debug("aner: %4.4ux\n", csr16r(ctlr, Raner));
  737. debug("physts: %4.4ux\n", csr16r(ctlr, Rphysts));
  738. debug("tbscr: %4.4ux\n", csr16r(ctlr, Rtbscr));
  739. }
  740. static int
  741. media(Ether* ether)
  742. {
  743. Ctlr* ctlr;
  744. ulong cfg;
  745. ctlr = ether->ctlr;
  746. cfg = csr32r(ctlr, Rcfg);
  747. ctlr->fd = (cfg & Fdup) != 0;
  748. if(cfg & Speed100)
  749. return 100;
  750. if((cfg & Lnksts) == 0)
  751. return 100; /* no link: use 100 to ensure larger queues */
  752. return 10;
  753. }
  754. static char* mediatable[9] = {
  755. "10BASE-T", /* TP */
  756. "10BASE-2", /* BNC */
  757. "10BASE-5", /* AUI */
  758. "100BASE-TX",
  759. "10BASE-TFD",
  760. "100BASE-TXFD",
  761. "100BASE-T4",
  762. "100BASE-FX",
  763. "100BASE-FXFD",
  764. };
  765. static int
  766. is630(ulong id, Pcidev *p)
  767. {
  768. if(id == SiS900)
  769. switch (p->rid) {
  770. case SiSrev630s:
  771. case SiSrev630e:
  772. case SiSrev630ea1:
  773. return 1;
  774. }
  775. return 0;
  776. }
  777. enum {
  778. MagicReg = 0x48,
  779. MagicRegSz = 1,
  780. Magicrden = 0x40, /* read enable, apparently */
  781. Paddr= 0x70, /* address port */
  782. Pdata= 0x71, /* data port */
  783. Pcinetctlr = 2,
  784. };
  785. /* rcmos() originally from LANL's SiS 900 driver's rcmos() */
  786. static int
  787. sisrdcmos(Ctlr *ctlr)
  788. {
  789. int i;
  790. unsigned reg;
  791. ulong port;
  792. Pcidev *p;
  793. debug("ns83815: SiS 630 rev. %ux reading mac address from cmos\n", ctlr->pcidev->rid);
  794. p = pcimatch(nil, SiS, SiS630bridge);
  795. if(p == nil) {
  796. print("ns83815: no SiS 630 rev. %ux bridge for mac addr\n",
  797. ctlr->pcidev->rid);
  798. return 0;
  799. }
  800. port = p->mem[0].bar & ~0x01;
  801. debug("ns83815: SiS 630 rev. %ux reading mac addr from cmos via bridge at port 0x%lux\n", ctlr->pcidev->rid, port);
  802. reg = pcicfgr8(p, MagicReg);
  803. pcicfgw8(p, MagicReg, reg|Magicrden);
  804. for (i = 0; i < Eaddrlen; i++) {
  805. outb(port+Paddr, SiS630eenodeaddr + i);
  806. ctlr->sromea[i] = inb(port+Pdata);
  807. }
  808. pcicfgw8(p, MagicReg, reg & ~Magicrden);
  809. return 1;
  810. }
  811. /*
  812. * If this is a SiS 630E chipset with an embedded SiS 900 controller,
  813. * we have to read the MAC address from the APC CMOS RAM. - sez freebsd.
  814. * However, CMOS *is* NVRAM normally. See devrtc.c:440, memory.c:88.
  815. */
  816. static void
  817. sissrom(Ctlr *ctlr)
  818. {
  819. union {
  820. uchar eaddr[Eaddrlen];
  821. ushort alignment;
  822. } ee;
  823. int i, off = SiSeenodeaddr, cnt = sizeof ee.eaddr / sizeof(short);
  824. ushort *shp = (ushort *)ee.eaddr;
  825. if(!is630(ctlr->id, ctlr->pcidev) || !sisrdcmos(ctlr)) {
  826. for (i = 0; i < cnt; i++)
  827. *shp++ = eegetw(ctlr, off++);
  828. memmove(ctlr->sromea, ee.eaddr, sizeof ctlr->sromea);
  829. }
  830. }
  831. static void
  832. nssrom(Ctlr* ctlr)
  833. {
  834. int i, j;
  835. for(i = 0; i < nelem(ctlr->srom); i++)
  836. ctlr->srom[i] = eegetw(ctlr, i);
  837. /*
  838. * the MAC address is reversed, straddling word boundaries
  839. */
  840. j = Nseenodeaddr*16 + 15;
  841. for(i=0; i<48; i++){
  842. ctlr->sromea[i>>3] |= ((ctlr->srom[j>>4] >> (15-(j&0xF))) & 1) << (i&7);
  843. j++;
  844. }
  845. }
  846. static void
  847. srom(Ctlr* ctlr)
  848. {
  849. memset(ctlr->sromea, 0, sizeof(ctlr->sromea));
  850. switch (ctlr->id) {
  851. case SiS900:
  852. case SiS7016:
  853. sissrom(ctlr);
  854. break;
  855. case Nat83815:
  856. nssrom(ctlr);
  857. break;
  858. default:
  859. print("ns83815: srom: unknown id 0x%ux\n", ctlr->id);
  860. break;
  861. }
  862. }
  863. static void
  864. scanpci83815(void)
  865. {
  866. Ctlr *ctlr;
  867. Pcidev *p;
  868. ulong id;
  869. p = nil;
  870. while(p = pcimatch(p, 0, 0)){
  871. /* ccru is a short in the FS kernel, thus the cast to uchar */
  872. if (p->ccrb != Pcinetctlr || (uchar)p->ccru != 0)
  873. continue; /* not a nic */
  874. id = (p->did<<16)|p->vid;
  875. switch(id){
  876. default:
  877. continue;
  878. case Nat83815:
  879. case SiS900:
  880. break;
  881. }
  882. /*
  883. * bar[0] is the I/O port register address and
  884. * bar[1] is the memory-mapped register address.
  885. */
  886. ctlr = mallocz(sizeof(Ctlr), 1);
  887. ctlr->port = p->mem[0].bar & ~0x01;
  888. ctlr->pcidev = p;
  889. ctlr->id = id;
  890. if(ioalloc(ctlr->port, p->mem[0].size, 0, "ns83815") < 0){
  891. print("ns83815: port 0x%uX in use\n", ctlr->port);
  892. free(ctlr);
  893. continue;
  894. }
  895. softreset(ctlr, 0);
  896. srom(ctlr);
  897. if(ctlrhead != nil)
  898. ctlrtail->next = ctlr;
  899. else
  900. ctlrhead = ctlr;
  901. ctlrtail = ctlr;
  902. }
  903. }
  904. /* multicast already on, don't need to do anything */
  905. static void
  906. multicast(void*, uchar*, int)
  907. {
  908. }
  909. int
  910. dp83815reset(Ether* ether)
  911. {
  912. Ctlr *ctlr;
  913. int i, x;
  914. ulong ctladdr;
  915. uchar ea[Eaddrlen];
  916. static int scandone;
  917. if(scandone == 0){
  918. scanpci83815();
  919. scandone = 1;
  920. }
  921. /*
  922. * Any adapter matches if no ether->port is supplied,
  923. * otherwise the ports must match.
  924. */
  925. for(ctlr = ctlrhead; ctlr != nil; ctlr = ctlr->next){
  926. if(ctlr->active)
  927. continue;
  928. if(ether->port == 0 || ether->port == ctlr->port){
  929. ctlr->active = 1;
  930. break;
  931. }
  932. }
  933. if(ctlr == nil)
  934. return -1;
  935. ether->ctlr = ctlr;
  936. ether->port = ctlr->port;
  937. ether->irq = ctlr->pcidev->intl;
  938. ether->tbdf = ctlr->pcidev->tbdf;
  939. /*
  940. * Check if the adapter's station address is to be overridden.
  941. * If not, read it from the EEPROM and set in ether->ea prior to
  942. * loading the station address in the hardware.
  943. */
  944. memset(ea, 0, Eaddrlen);
  945. if(memcmp(ea, ether->ea, Eaddrlen) == 0)
  946. memmove(ether->ea, ctlr->sromea, Eaddrlen);
  947. for(i=0; i<Eaddrlen; i+=2){
  948. x = ether->ea[i] | (ether->ea[i+1]<<8);
  949. ctladdr = (ctlr->id == Nat83815? i: i<<15);
  950. csr32w(ctlr, Rrfcr, ctladdr);
  951. csr32w(ctlr, Rrfdr, x);
  952. }
  953. csr32w(ctlr, Rrfcr, Rfen|Apm|Aab|Aam);
  954. ether->mbps = media(ether);
  955. /*
  956. * Look for a medium override in case there's no autonegotiation
  957. * the autonegotiation fails.
  958. */
  959. for(i = 0; i < ether->nopt; i++){
  960. if(cistrcmp(ether->opt[i], "FD") == 0){
  961. ctlr->fd = 1;
  962. continue;
  963. }
  964. for(x = 0; x < nelem(mediatable); x++){
  965. debug("compare <%s> <%s>\n", mediatable[x],
  966. ether->opt[i]);
  967. if(cistrcmp(mediatable[x], ether->opt[i]) == 0){
  968. if(x != 4 && x >= 3)
  969. ether->mbps = 100;
  970. else
  971. ether->mbps = 10;
  972. switch(x){
  973. default:
  974. ctlr->fd = 0;
  975. break;
  976. case 0x04: /* 10BASE-TFD */
  977. case 0x05: /* 100BASE-TXFD */
  978. case 0x08: /* 100BASE-FXFD */
  979. ctlr->fd = 1;
  980. break;
  981. }
  982. break;
  983. }
  984. }
  985. }
  986. /*
  987. * Initialise descriptor rings, ethernet address.
  988. */
  989. ctlr->nrdr = Nrde;
  990. ctlr->ntdr = Ntde;
  991. pcisetbme(ctlr->pcidev);
  992. ctlrinit(ether);
  993. /*
  994. * Linkage to the generic ethernet driver.
  995. */
  996. ether->attach = attach;
  997. ether->transmit = transmit;
  998. ether->interrupt = interrupt;
  999. #ifndef FS
  1000. ether->ifstat = ifstat;
  1001. ether->arg = ether;
  1002. ether->promiscuous = promiscuous;
  1003. ether->multicast = multicast;
  1004. ether->shutdown = shutdown;
  1005. #endif
  1006. debug("ns83815: dp83815reset: done\n");
  1007. return 0;
  1008. }
  1009. #ifndef FS
  1010. void
  1011. ether83815link(void)
  1012. {
  1013. addethercard("83815", dp83815reset);
  1014. }
  1015. #endif