sdata.c 55 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379
  1. /*
  2. * This file is part of the UCB release of Plan 9. It is subject to the license
  3. * terms in the LICENSE file found in the top-level directory of this
  4. * distribution and at http://akaros.cs.berkeley.edu/files/Plan9License. No
  5. * part of the UCB release of Plan 9, including this file, may be copied,
  6. * modified, propagated, or distributed except according to the terms contained
  7. * in the LICENSE file.
  8. */
  9. #include "u.h"
  10. #include "../port/lib.h"
  11. #include "mem.h"
  12. #include "dat.h"
  13. #include "fns.h"
  14. #include "io.h"
  15. #include "ureg.h"
  16. #include "../port/error.h"
  17. #include "../port/sd.h"
  18. extern SDifc sdataifc;
  19. enum {
  20. DbgCONFIG = 0x0001, /* detected drive config info */
  21. DbgIDENTIFY = 0x0002, /* detected drive identify info */
  22. DbgSTATE = 0x0004, /* dump state on panic */
  23. DbgPROBE = 0x0008, /* trace device probing */
  24. DbgDEBUG = 0x0080, /* the current problem... */
  25. DbgINL = 0x0100, /* That Inil20+ message we hate */
  26. Dbg48BIT = 0x0200, /* 48-bit LBA */
  27. DbgBsy = 0x0400, /* interrupt but Bsy (shared IRQ) */
  28. };
  29. #define DEBUG (DbgDEBUG|DbgSTATE)
  30. enum { /* I/O ports */
  31. Data = 0,
  32. Error = 1, /* (read) */
  33. Features = 1, /* (write) */
  34. Count = 2, /* sector count<7-0>, sector count<15-8> */
  35. Ir = 2, /* interrupt reason (PACKET) */
  36. Sector = 3, /* sector number */
  37. Lbalo = 3, /* LBA<7-0>, LBA<31-24> */
  38. Cyllo = 4, /* cylinder low */
  39. Bytelo = 4, /* byte count low (PACKET) */
  40. Lbamid = 4, /* LBA<15-8>, LBA<39-32> */
  41. Cylhi = 5, /* cylinder high */
  42. Bytehi = 5, /* byte count hi (PACKET) */
  43. Lbahi = 5, /* LBA<23-16>, LBA<47-40> */
  44. Dh = 6, /* Device/Head, LBA<27-24> */
  45. Status = 7, /* (read) */
  46. Command = 7, /* (write) */
  47. As = 2, /* Alternate Status (read) */
  48. Dc = 2, /* Device Control (write) */
  49. };
  50. enum { /* Error */
  51. Med = 0x01, /* Media error */
  52. Ili = 0x01, /* command set specific (PACKET) */
  53. Nm = 0x02, /* No Media */
  54. Eom = 0x02, /* command set specific (PACKET) */
  55. Abrt = 0x04, /* Aborted command */
  56. Mcr = 0x08, /* Media Change Request */
  57. Idnf = 0x10, /* no user-accessible address */
  58. Mc = 0x20, /* Media Change */
  59. Unc = 0x40, /* Uncorrectable data error */
  60. Wp = 0x40, /* Write Protect */
  61. Icrc = 0x80, /* Interface CRC error */
  62. };
  63. enum { /* Features */
  64. Dma = 0x01, /* data transfer via DMA (PACKET) */
  65. Ovl = 0x02, /* command overlapped (PACKET) */
  66. };
  67. enum { /* Interrupt Reason */
  68. Cd = 0x01, /* Command/Data */
  69. Io = 0x02, /* I/O direction: read */
  70. Rel = 0x04, /* Bus Release */
  71. };
  72. enum { /* Device/Head */
  73. Dev0 = 0xA0, /* Master */
  74. Dev1 = 0xB0, /* Slave */
  75. Lba = 0x40, /* LBA mode */
  76. };
  77. enum { /* Status, Alternate Status */
  78. Err = 0x01, /* Error */
  79. Chk = 0x01, /* Check error (PACKET) */
  80. Drq = 0x08, /* Data Request */
  81. Dsc = 0x10, /* Device Seek Complete */
  82. Serv = 0x10, /* Service */
  83. Df = 0x20, /* Device Fault */
  84. Dmrd = 0x20, /* DMA ready (PACKET) */
  85. Drdy = 0x40, /* Device Ready */
  86. Bsy = 0x80, /* Busy */
  87. };
  88. enum { /* Command */
  89. Cnop = 0x00, /* NOP */
  90. Cdr = 0x08, /* Device Reset */
  91. Crs = 0x20, /* Read Sectors */
  92. Crs48 = 0x24, /* Read Sectors Ext */
  93. Crd48 = 0x25, /* Read w/ DMA Ext */
  94. Crdq48 = 0x26, /* Read w/ DMA Queued Ext */
  95. Crsm48 = 0x29, /* Read Multiple Ext */
  96. Cws = 0x30, /* Write Sectors */
  97. Cws48 = 0x34, /* Write Sectors Ext */
  98. Cwd48 = 0x35, /* Write w/ DMA Ext */
  99. Cwdq48 = 0x36, /* Write w/ DMA Queued Ext */
  100. Cwsm48 = 0x39, /* Write Multiple Ext */
  101. Cedd = 0x90, /* Execute Device Diagnostics */
  102. Cpkt = 0xA0, /* Packet */
  103. Cidpkt = 0xA1, /* Identify Packet Device */
  104. Crsm = 0xC4, /* Read Multiple */
  105. Cwsm = 0xC5, /* Write Multiple */
  106. Csm = 0xC6, /* Set Multiple */
  107. Crdq = 0xC7, /* Read DMA queued */
  108. Crd = 0xC8, /* Read DMA */
  109. Cwd = 0xCA, /* Write DMA */
  110. Cwdq = 0xCC, /* Write DMA queued */
  111. Cstandby = 0xE2, /* Standby */
  112. Cid = 0xEC, /* Identify Device */
  113. Csf = 0xEF, /* Set Features */
  114. };
  115. enum { /* Device Control */
  116. Nien = 0x02, /* (not) Interrupt Enable */
  117. Srst = 0x04, /* Software Reset */
  118. Hob = 0x80, /* High Order Bit [sic] */
  119. };
  120. enum { /* PCI Configuration Registers */
  121. Bmiba = 0x20, /* Bus Master Interface Base Address */
  122. Idetim = 0x40, /* IE Timing */
  123. Sidetim = 0x44, /* Slave IE Timing */
  124. Udmactl = 0x48, /* Ultra DMA/33 Control */
  125. Udmatim = 0x4A, /* Ultra DMA/33 Timing */
  126. };
  127. enum { /* Bus Master IDE I/O Ports */
  128. Bmicx = 0, /* Command */
  129. Bmisx = 2, /* Status */
  130. Bmidtpx = 4, /* Descriptor Table Pointer */
  131. };
  132. enum { /* Bmicx */
  133. Ssbm = 0x01, /* Start/Stop Bus Master */
  134. Rwcon = 0x08, /* Read/Write Control */
  135. };
  136. enum { /* Bmisx */
  137. Bmidea = 0x01, /* Bus Master IDE Active */
  138. Idedmae = 0x02, /* IDE DMA Error (R/WC) */
  139. Ideints = 0x04, /* IDE Interrupt Status (R/WC) */
  140. Dma0cap = 0x20, /* Drive 0 DMA Capable */
  141. Dma1cap = 0x40, /* Drive 0 DMA Capable */
  142. };
  143. enum { /* Physical Region Descriptor */
  144. PrdEOT = 0x80000000, /* End of Transfer */
  145. };
  146. enum { /* offsets into the identify info. */
  147. Iconfig = 0, /* general configuration */
  148. Ilcyl = 1, /* logical cylinders */
  149. Ilhead = 3, /* logical heads */
  150. Ilsec = 6, /* logical sectors per logical track */
  151. Iserial = 10, /* serial number */
  152. Ifirmware = 23, /* firmware revision */
  153. Imodel = 27, /* model number */
  154. Imaxrwm = 47, /* max. read/write multiple sectors */
  155. Icapabilities = 49, /* capabilities */
  156. Istandby = 50, /* device specific standby timer */
  157. Ipiomode = 51, /* PIO data transfer mode number */
  158. Ivalid = 53,
  159. Iccyl = 54, /* cylinders if (valid&0x01) */
  160. Ichead = 55, /* heads if (valid&0x01) */
  161. Icsec = 56, /* sectors if (valid&0x01) */
  162. Iccap = 57, /* capacity if (valid&0x01) */
  163. Irwm = 59, /* read/write multiple */
  164. Ilba = 60, /* LBA size */
  165. Imwdma = 63, /* multiword DMA mode */
  166. Iapiomode = 64, /* advanced PIO modes supported */
  167. Iminmwdma = 65, /* min. multiword DMA cycle time */
  168. Irecmwdma = 66, /* rec. multiword DMA cycle time */
  169. Iminpio = 67, /* min. PIO cycle w/o flow control */
  170. Iminiordy = 68, /* min. PIO cycle with IORDY */
  171. Ipcktbr = 71, /* time from PACKET to bus release */
  172. Iserbsy = 72, /* time from SERVICE to !Bsy */
  173. Iqdepth = 75, /* max. queue depth */
  174. Imajor = 80, /* major version number */
  175. Iminor = 81, /* minor version number */
  176. Icsfs = 82, /* command set/feature supported */
  177. Icsfe = 85, /* command set/feature enabled */
  178. Iudma = 88, /* ultra DMA mode */
  179. Ierase = 89, /* time for security erase */
  180. Ieerase = 90, /* time for enhanced security erase */
  181. Ipower = 91, /* current advanced power management */
  182. Ilba48 = 100, /* 48-bit LBA size (64 bits in 100-103) */
  183. Irmsn = 127, /* removable status notification */
  184. Isecstat = 128, /* security status */
  185. Icfapwr = 160, /* CFA power mode */
  186. Imediaserial = 176, /* current media serial number */
  187. Icksum = 255, /* checksum */
  188. };
  189. enum { /* bit masks for config identify info */
  190. Mpktsz = 0x0003, /* packet command size */
  191. Mincomplete = 0x0004, /* incomplete information */
  192. Mdrq = 0x0060, /* DRQ type */
  193. Mrmdev = 0x0080, /* device is removable */
  194. Mtype = 0x1F00, /* device type */
  195. Mproto = 0x8000, /* command protocol */
  196. };
  197. enum { /* bit masks for capabilities identify info */
  198. Mdma = 0x0100, /* DMA supported */
  199. Mlba = 0x0200, /* LBA supported */
  200. Mnoiordy = 0x0400, /* IORDY may be disabled */
  201. Miordy = 0x0800, /* IORDY supported */
  202. Msoftrst = 0x1000, /* needs soft reset when Bsy */
  203. Mstdby = 0x2000, /* standby supported */
  204. Mqueueing = 0x4000, /* queueing overlap supported */
  205. Midma = 0x8000, /* interleaved DMA supported */
  206. };
  207. enum { /* bit masks for supported/enabled features */
  208. Msmart = 0x0001,
  209. Msecurity = 0x0002,
  210. Mrmmedia = 0x0004,
  211. Mpwrmgmt = 0x0008,
  212. Mpkt = 0x0010,
  213. Mwcache = 0x0020,
  214. Mlookahead = 0x0040,
  215. Mrelirq = 0x0080,
  216. Msvcirq = 0x0100,
  217. Mreset = 0x0200,
  218. Mprotected = 0x0400,
  219. Mwbuf = 0x1000,
  220. Mrbuf = 0x2000,
  221. Mnop = 0x4000,
  222. Mmicrocode = 0x0001,
  223. Mqueued = 0x0002,
  224. Mcfa = 0x0004,
  225. Mapm = 0x0008,
  226. Mnotify = 0x0010,
  227. Mstandby = 0x0020,
  228. Mspinup = 0x0040,
  229. Mmaxsec = 0x0100,
  230. Mautoacoustic = 0x0200,
  231. Maddr48 = 0x0400,
  232. Mdevconfov = 0x0800,
  233. Mflush = 0x1000,
  234. Mflush48 = 0x2000,
  235. Msmarterror = 0x0001,
  236. Msmartselftest = 0x0002,
  237. Mmserial = 0x0004,
  238. Mmpassthru = 0x0008,
  239. Mlogging = 0x0020,
  240. };
  241. typedef struct Ctlr Ctlr;
  242. typedef struct Drive Drive;
  243. typedef struct Prd { /* Physical Region Descriptor */
  244. uint32_t pa; /* Physical Base Address */
  245. int count;
  246. } Prd;
  247. enum {
  248. BMspan = 64*1024, /* must be power of 2 <= 64*1024 */
  249. Nprd = SDmaxio/BMspan+2,
  250. };
  251. typedef struct Ctlr {
  252. int cmdport;
  253. int ctlport;
  254. int irq;
  255. int tbdf;
  256. int bmiba; /* bus master interface base address */
  257. int maxio; /* sector count transfer maximum */
  258. int span; /* don't span this boundary with dma */
  259. void* vector;
  260. Pcidev* pcidev;
  261. void (*ienable)(Ctlr*);
  262. void (*idisable)(Ctlr*);
  263. SDev* sdev;
  264. Drive* drive[2];
  265. Prd* prdt; /* physical region descriptor table */
  266. void (*irqack)(Ctlr*); /* call to extinguish ICH intrs */
  267. QLock ql; /* current command */
  268. Drive* curdrive;
  269. int command; /* last command issued (debugging) */
  270. Rendez _rendez;
  271. int done;
  272. /* interrupt counts */
  273. uint32_t intnil; /* no drive */
  274. uint32_t intbusy; /* controller still busy */
  275. uint32_t intok; /* normal */
  276. Lock l; /* register access */
  277. } Ctlr;
  278. typedef struct Drive {
  279. Ctlr* ctlr;
  280. int dev;
  281. uint16_t info[256];
  282. int c; /* cylinder */
  283. int h; /* head */
  284. int s; /* sector */
  285. int64_t sectors; /* total */
  286. int secsize; /* sector size */
  287. int dma; /* DMA R/W possible */
  288. int dmactl;
  289. int rwm; /* read/write multiple possible */
  290. int rwmctl;
  291. int pkt; /* PACKET device, length of pktcmd */
  292. uint8_t pktcmd[16];
  293. int pktdma; /* this PACKET command using dma */
  294. uint8_t sense[18];
  295. uint8_t inquiry[48];
  296. QLock ql; /* drive access */
  297. int command; /* current command */
  298. int write;
  299. uint8_t* data;
  300. int dlen;
  301. uint8_t* limit;
  302. int count; /* sectors */
  303. int block; /* R/W bytes per block */
  304. int status;
  305. int error;
  306. int flags; /* internal flags */
  307. /* interrupt counts */
  308. uint32_t intcmd; /* commands */
  309. uint32_t intrd; /* reads */
  310. uint32_t intwr; /* writes */
  311. } Drive;
  312. enum { /* internal flags */
  313. Lba48 = 0x1, /* LBA48 mode */
  314. Lba48always = 0x2, /* ... */
  315. };
  316. enum {
  317. Last28 = (1<<28) - 1 - 1, /* all-ones mask is not addressible */
  318. };
  319. static void
  320. pc87415ienable(Ctlr* ctlr)
  321. {
  322. Pcidev *p;
  323. int x;
  324. p = ctlr->pcidev;
  325. if(p == nil)
  326. return;
  327. x = pcicfgr32(p, 0x40);
  328. if(ctlr->cmdport == p->mem[0].bar)
  329. x &= ~0x00000100;
  330. else
  331. x &= ~0x00000200;
  332. pcicfgw32(p, 0x40, x);
  333. }
  334. static void
  335. atadumpstate(Drive* drive, uint8_t* cmd, int64_t lba, int count)
  336. {
  337. Prd *prd;
  338. Pcidev *p;
  339. Ctlr *ctlr;
  340. int i, bmiba;
  341. if(!(DEBUG & DbgSTATE)){
  342. USED(drive); USED(cmd); USED(lba); USED(count);
  343. return;
  344. }
  345. ctlr = drive->ctlr;
  346. print("sdata: command %2.2X\n", ctlr->command);
  347. print("data %8.8p limit %8.8p dlen %d status %X error %X\n",
  348. drive->data, drive->limit, drive->dlen,
  349. drive->status, drive->error);
  350. if(cmd != nil){
  351. print("lba %d -> %lld, count %d -> %d (%d)\n",
  352. (cmd[2]<<24)|(cmd[3]<<16)|(cmd[4]<<8)|cmd[5], lba,
  353. (cmd[7]<<8)|cmd[8], count, drive->count);
  354. }
  355. if(!(inb(ctlr->ctlport+As) & Bsy)){
  356. for(i = 1; i < 7; i++)
  357. print(" 0x%2.2X", inb(ctlr->cmdport+i));
  358. print(" 0x%2.2X\n", inb(ctlr->ctlport+As));
  359. }
  360. if(drive->command == Cwd || drive->command == Crd){
  361. bmiba = ctlr->bmiba;
  362. prd = ctlr->prdt;
  363. print("bmicx %2.2X bmisx %2.2X prdt %8.8p\n",
  364. inb(bmiba+Bmicx), inb(bmiba+Bmisx), prd);
  365. for(;;){
  366. print("pa 0x%8.8luX count %8.8X\n",
  367. prd->pa, prd->count);
  368. if(prd->count & PrdEOT)
  369. break;
  370. prd++;
  371. }
  372. }
  373. if(ctlr->pcidev && ctlr->pcidev->vid == 0x8086){
  374. p = ctlr->pcidev;
  375. print("0x40: %4.4X 0x42: %4.4X",
  376. pcicfgr16(p, 0x40), pcicfgr16(p, 0x42));
  377. print("0x48: %2.2X\n", pcicfgr8(p, 0x48));
  378. print("0x4A: %4.4X\n", pcicfgr16(p, 0x4A));
  379. }
  380. }
  381. static int
  382. atadebug(int cmdport, int ctlport, char* fmt, ...)
  383. {
  384. int i, n;
  385. va_list arg;
  386. char buf[PRINTSIZE];
  387. if(!(DEBUG & DbgPROBE)){
  388. USED(cmdport); USED(ctlport); USED(fmt);
  389. return 0;
  390. }
  391. va_start(arg, fmt);
  392. n = vseprint(buf, buf+sizeof(buf), fmt, arg) - buf;
  393. va_end(arg);
  394. if(cmdport){
  395. if(buf[n-1] == '\n')
  396. n--;
  397. n += snprint(buf+n, PRINTSIZE-n, " ataregs 0x%X:",
  398. cmdport);
  399. for(i = Features; i < Command; i++)
  400. n += snprint(buf+n, PRINTSIZE-n, " 0x%2.2X",
  401. inb(cmdport+i));
  402. if(ctlport)
  403. n += snprint(buf+n, PRINTSIZE-n, " 0x%2.2X",
  404. inb(ctlport+As));
  405. n += snprint(buf+n, PRINTSIZE-n, "\n");
  406. }
  407. putstrn(buf, n);
  408. return n;
  409. }
  410. static int
  411. ataready(int cmdport, int ctlport, int dev, int reset, int ready, int micro)
  412. {
  413. int as;
  414. atadebug(cmdport, ctlport, "ataready: dev %X reset %X ready %X",
  415. dev, reset, ready);
  416. for(;;){
  417. /*
  418. * Wait for the controller to become not busy and
  419. * possibly for a status bit to become true (usually
  420. * Drdy). Must change to the appropriate device
  421. * register set if necessary before testing for ready.
  422. * Always run through the loop at least once so it
  423. * can be used as a test for !Bsy.
  424. */
  425. as = inb(ctlport+As);
  426. if(as & reset){
  427. /* nothing to do */
  428. }
  429. else if(dev){
  430. outb(cmdport+Dh, dev);
  431. dev = 0;
  432. }
  433. else if(ready == 0 || (as & ready)){
  434. atadebug(0, 0, "ataready: %d 0x%2.2X\n", micro, as);
  435. return as;
  436. }
  437. if(micro-- <= 0){
  438. atadebug(0, 0, "ataready: %d 0x%2.2X\n", micro, as);
  439. break;
  440. }
  441. microdelay(1);
  442. }
  443. atadebug(cmdport, ctlport, "ataready: timeout");
  444. return -1;
  445. }
  446. /*
  447. static int
  448. atacsf(Drive* drive, int64_t csf, int supported)
  449. {
  450. uint16_t *info;
  451. int cmdset, i, x;
  452. if(supported)
  453. info = &drive->info[Icsfs];
  454. else
  455. info = &drive->info[Icsfe];
  456. for(i = 0; i < 3; i++){
  457. x = (csf>>(16*i)) & 0xFFFF;
  458. if(x == 0)
  459. continue;
  460. cmdset = info[i];
  461. if(cmdset == 0 || cmdset == 0xFFFF)
  462. return 0;
  463. return cmdset & x;
  464. }
  465. return 0;
  466. }
  467. */
  468. static int
  469. atadone(void* arg)
  470. {
  471. return ((Ctlr*)arg)->done;
  472. }
  473. static int
  474. atarwmmode(Drive* drive, int cmdport, int ctlport, int dev)
  475. {
  476. int as, maxrwm, rwm;
  477. maxrwm = (drive->info[Imaxrwm] & 0xFF);
  478. if(maxrwm == 0)
  479. return 0;
  480. /*
  481. * Sometimes drives come up with the current count set
  482. * to 0; if so, set a suitable value, otherwise believe
  483. * the value in Irwm if the 0x100 bit is set.
  484. */
  485. if(drive->info[Irwm] & 0x100)
  486. rwm = (drive->info[Irwm] & 0xFF);
  487. else
  488. rwm = 0;
  489. if(rwm == 0)
  490. rwm = maxrwm;
  491. if(rwm > 16)
  492. rwm = 16;
  493. if(ataready(cmdport, ctlport, dev, Bsy|Drq, Drdy, 102*1000) < 0)
  494. return 0;
  495. outb(cmdport+Count, rwm);
  496. outb(cmdport+Command, Csm);
  497. microdelay(1);
  498. as = ataready(cmdport, ctlport, 0, Bsy, Drdy|Df|Err, 1000);
  499. inb(cmdport+Status);
  500. if(as < 0 || (as & (Df|Err)))
  501. return 0;
  502. drive->rwm = rwm;
  503. return rwm;
  504. }
  505. static int
  506. atadmamode(Drive* drive)
  507. {
  508. int dma;
  509. /*
  510. * Check if any DMA mode enabled.
  511. * Assumes the BIOS has picked and enabled the best.
  512. * This is completely passive at the moment, no attempt is
  513. * made to ensure the hardware is correctly set up.
  514. */
  515. dma = drive->info[Imwdma] & 0x0707;
  516. drive->dma = (dma>>8) & dma;
  517. if(drive->dma == 0 && (drive->info[Ivalid] & 0x04)){
  518. dma = drive->info[Iudma] & 0x7F7F;
  519. drive->dma = (dma>>8) & dma;
  520. if(drive->dma)
  521. drive->dma |= 'U'<<16;
  522. }
  523. return dma;
  524. }
  525. static int
  526. ataidentify(int cmdport, int ctlport, int dev, int pkt, void* info)
  527. {
  528. int as, command, drdy;
  529. if(pkt){
  530. command = Cidpkt;
  531. drdy = 0;
  532. }
  533. else{
  534. command = Cid;
  535. drdy = Drdy;
  536. }
  537. as = ataready(cmdport, ctlport, dev, Bsy|Drq, drdy, 103*1000);
  538. if(as < 0)
  539. return as;
  540. outb(cmdport+Command, command);
  541. microdelay(1);
  542. as = ataready(cmdport, ctlport, 0, Bsy, Drq|Err, 400*1000);
  543. if(as < 0)
  544. return -1;
  545. if(as & Err)
  546. return as;
  547. memset(info, 0, 512);
  548. inss(cmdport+Data, info, 256);
  549. inb(cmdport+Status);
  550. if(DEBUG & DbgIDENTIFY){
  551. int i;
  552. uint16_t *sp;
  553. sp = (uint16_t*)info;
  554. for(i = 0; i < 256; i++){
  555. if(i && (i%16) == 0)
  556. print("\n");
  557. print(" %4.4X", *sp);
  558. sp++;
  559. }
  560. print("\n");
  561. }
  562. return 0;
  563. }
  564. static Drive*
  565. atadrive(int cmdport, int ctlport, int dev)
  566. {
  567. Drive *drive;
  568. int as, i, pkt;
  569. static uint8_t buf[512];
  570. uint8_t *p;
  571. uint16_t iconfig, *sp;
  572. atadebug(0, 0, "identify: port 0x%X dev 0x%2.2X\n", cmdport, dev);
  573. pkt = 1;
  574. retry:
  575. as = ataidentify(cmdport, ctlport, dev, pkt, buf);
  576. if(as < 0)
  577. return nil;
  578. if(as & Err){
  579. if(pkt == 0)
  580. return nil;
  581. pkt = 0;
  582. goto retry;
  583. }
  584. if((drive = malloc(sizeof(Drive))) == nil)
  585. return nil;
  586. drive->dev = dev;
  587. memmove(drive->info, buf, sizeof(drive->info));
  588. drive->sense[0] = 0x70;
  589. drive->sense[7] = sizeof(drive->sense)-7;
  590. drive->inquiry[2] = 2;
  591. drive->inquiry[3] = 2;
  592. drive->inquiry[4] = sizeof(drive->inquiry)-4;
  593. p = &drive->inquiry[8];
  594. sp = &drive->info[Imodel];
  595. for(i = 0; i < 20; i++){
  596. *p++ = *sp>>8;
  597. *p++ = *sp++;
  598. }
  599. drive->secsize = 512;
  600. /*
  601. * Beware the CompactFlash Association feature set.
  602. * Now, why this value in Iconfig just walks all over the bit
  603. * definitions used in the other parts of the ATA/ATAPI standards
  604. * is a mystery and a sign of true stupidity on someone's part.
  605. * Anyway, the standard says if this value is 0x848A then it's
  606. * CompactFlash and it's NOT a packet device.
  607. */
  608. iconfig = drive->info[Iconfig];
  609. if(iconfig != 0x848A && (iconfig & 0xC000) == 0x8000){
  610. if(iconfig & 0x01)
  611. drive->pkt = 16;
  612. else
  613. drive->pkt = 12;
  614. }
  615. else{
  616. if(drive->info[Ivalid] & 0x0001){
  617. drive->c = drive->info[Iccyl];
  618. drive->h = drive->info[Ichead];
  619. drive->s = drive->info[Icsec];
  620. }
  621. else{
  622. drive->c = drive->info[Ilcyl];
  623. drive->h = drive->info[Ilhead];
  624. drive->s = drive->info[Ilsec];
  625. }
  626. if(drive->info[Icapabilities] & Mlba){
  627. if(drive->info[Icsfs+1] & Maddr48){
  628. drive->sectors = drive->info[Ilba48]
  629. | (drive->info[Ilba48+1]<<16)
  630. | ((int64_t)drive->info[Ilba48+2]<<32);
  631. drive->flags |= Lba48;
  632. }
  633. else{
  634. drive->sectors = (drive->info[Ilba+1]<<16)
  635. |drive->info[Ilba];
  636. }
  637. drive->dev |= Lba;
  638. }
  639. else
  640. drive->sectors = drive->c*drive->h*drive->s;
  641. atarwmmode(drive, cmdport, ctlport, dev);
  642. }
  643. atadmamode(drive);
  644. if(DEBUG & DbgCONFIG){
  645. print("dev %2.2X port %X config %4.4X capabilities %4.4X",
  646. dev, cmdport, iconfig, drive->info[Icapabilities]);
  647. print(" mwdma %4.4X", drive->info[Imwdma]);
  648. if(drive->info[Ivalid] & 0x04)
  649. print(" udma %4.4X", drive->info[Iudma]);
  650. print(" dma %8.8X rwm %u", drive->dma, drive->rwm);
  651. if(drive->flags&Lba48)
  652. print("\tLLBA sectors %lld", drive->sectors);
  653. print("\n");
  654. }
  655. return drive;
  656. }
  657. static void
  658. atasrst(int ctlport)
  659. {
  660. /*
  661. * Srst is a big stick and may cause problems if further
  662. * commands are tried before the drives become ready again.
  663. * Also, there will be problems here if overlapped commands
  664. * are ever supported.
  665. */
  666. microdelay(5);
  667. outb(ctlport+Dc, Srst);
  668. microdelay(5);
  669. outb(ctlport+Dc, 0);
  670. microdelay(2*1000);
  671. }
  672. static SDev*
  673. ataprobe(int cmdport, int ctlport, int irq)
  674. {
  675. Ctlr* ctlr;
  676. SDev *sdev;
  677. Drive *drive;
  678. int dev, error, rhi, rlo;
  679. static int nonlegacy = 'C';
  680. if(cmdport == 0) {
  681. print("ataprobe: cmdport is 0\n");
  682. return nil;
  683. }
  684. if(ioalloc(cmdport, 8, 0, "atacmd") < 0) {
  685. print("ataprobe: Cannot allocate %X\n", cmdport);
  686. return nil;
  687. }
  688. if(ioalloc(ctlport+As, 1, 0, "atactl") < 0){
  689. print("ataprobe: Cannot allocate %X\n", ctlport + As);
  690. iofree(cmdport);
  691. return nil;
  692. }
  693. /*
  694. * Try to detect a floating bus.
  695. * Bsy should be cleared. If not, see if the cylinder registers
  696. * are read/write capable.
  697. * If the master fails, try the slave to catch slave-only
  698. * configurations.
  699. * There's no need to restore the tested registers as they will
  700. * be reset on any detected drives by the Cedd command.
  701. * All this indicates is that there is at least one drive on the
  702. * controller; when the non-existent drive is selected in a
  703. * single-drive configuration the registers of the existing drive
  704. * are often seen, only command execution fails.
  705. */
  706. dev = Dev0;
  707. if(inb(ctlport+As) & Bsy){
  708. outb(cmdport+Dh, dev);
  709. microdelay(1);
  710. trydev1:
  711. atadebug(cmdport, ctlport, "ataprobe bsy");
  712. outb(cmdport+Cyllo, 0xAA);
  713. outb(cmdport+Cylhi, 0x55);
  714. outb(cmdport+Sector, 0xFF);
  715. rlo = inb(cmdport+Cyllo);
  716. rhi = inb(cmdport+Cylhi);
  717. if(rlo != 0xAA && (rlo == 0xFF || rhi != 0x55)){
  718. if(dev == Dev1){
  719. release:
  720. iofree(cmdport);
  721. iofree(ctlport+As);
  722. return nil;
  723. }
  724. dev = Dev1;
  725. if(ataready(cmdport, ctlport, dev, Bsy, 0, 20*1000) < 0)
  726. goto trydev1;
  727. }
  728. }
  729. /*
  730. * Disable interrupts on any detected controllers.
  731. */
  732. outb(ctlport+Dc, Nien);
  733. tryedd1:
  734. if(ataready(cmdport, ctlport, dev, Bsy|Drq, 0, 105*1000) < 0){
  735. /*
  736. * There's something there, but it didn't come up clean,
  737. * so try hitting it with a big stick. The timing here is
  738. * wrong but this is a last-ditch effort and it sometimes
  739. * gets some marginal hardware back online.
  740. */
  741. atasrst(ctlport);
  742. if(ataready(cmdport, ctlport, dev, Bsy|Drq, 0, 106*1000) < 0)
  743. goto release;
  744. }
  745. /*
  746. * Can only get here if controller is not busy.
  747. * If there are drives Bsy will be set within 400nS,
  748. * must wait 2mS before testing Status.
  749. * Wait for the command to complete (6 seconds max).
  750. */
  751. outb(cmdport+Command, Cedd);
  752. delay(2);
  753. if(ataready(cmdport, ctlport, dev, Bsy|Drq, 0, 6*1000*1000) < 0)
  754. goto release;
  755. /*
  756. * If bit 0 of the error register is set then the selected drive
  757. * exists. This is enough to detect single-drive configurations.
  758. * However, if the master exists there is no way short of executing
  759. * a command to determine if a slave is present.
  760. * It appears possible to get here testing Dev0 although it doesn't
  761. * exist and the EDD won't take, so try again with Dev1.
  762. */
  763. error = inb(cmdport+Error);
  764. atadebug(cmdport, ctlport, "ataprobe: dev %X", dev);
  765. if((error & ~0x80) != 0x01){
  766. if(dev == Dev1)
  767. goto release;
  768. dev = Dev1;
  769. goto tryedd1;
  770. }
  771. /*
  772. * At least one drive is known to exist, try to
  773. * identify it. If that fails, don't bother checking
  774. * any further.
  775. * If the one drive found is Dev0 and the EDD command
  776. * didn't indicate Dev1 doesn't exist, check for it.
  777. */
  778. if((drive = atadrive(cmdport, ctlport, dev)) == nil)
  779. goto release;
  780. if((ctlr = malloc(sizeof(Ctlr))) == nil){
  781. free(drive);
  782. goto release;
  783. }
  784. memset(ctlr, 0, sizeof(Ctlr));
  785. if((sdev = malloc(sizeof(SDev))) == nil){
  786. free(ctlr);
  787. free(drive);
  788. goto release;
  789. }
  790. memset(sdev, 0, sizeof(SDev));
  791. drive->ctlr = ctlr;
  792. if(dev == Dev0){
  793. ctlr->drive[0] = drive;
  794. if(!(error & 0x80)){
  795. /*
  796. * Always leave Dh pointing to a valid drive,
  797. * otherwise a subsequent call to ataready on
  798. * this controller may try to test a bogus Status.
  799. * Ataprobe is the only place possibly invalid
  800. * drives should be selected.
  801. */
  802. drive = atadrive(cmdport, ctlport, Dev1);
  803. if(drive != nil){
  804. drive->ctlr = ctlr;
  805. ctlr->drive[1] = drive;
  806. }
  807. else{
  808. outb(cmdport+Dh, Dev0);
  809. microdelay(1);
  810. }
  811. }
  812. }
  813. else
  814. ctlr->drive[1] = drive;
  815. ctlr->cmdport = cmdport;
  816. ctlr->ctlport = ctlport;
  817. ctlr->irq = irq;
  818. ctlr->tbdf = BUSUNKNOWN;
  819. ctlr->command = Cedd; /* debugging */
  820. switch(cmdport){
  821. default:
  822. sdev->idno = nonlegacy;
  823. break;
  824. case 0x1F0:
  825. sdev->idno = 'C';
  826. nonlegacy = 'E';
  827. break;
  828. case 0x170:
  829. sdev->idno = 'D';
  830. nonlegacy = 'E';
  831. break;
  832. }
  833. sdev->ifc = &sdataifc;
  834. sdev->ctlr = ctlr;
  835. sdev->nunit = 2;
  836. ctlr->sdev = sdev;
  837. return sdev;
  838. }
  839. static void
  840. ataclear(SDev *sdev)
  841. {
  842. Ctlr* ctlr;
  843. ctlr = sdev->ctlr;
  844. iofree(ctlr->cmdport);
  845. iofree(ctlr->ctlport + As);
  846. if (ctlr->drive[0])
  847. free(ctlr->drive[0]);
  848. if (ctlr->drive[1])
  849. free(ctlr->drive[1]);
  850. if (sdev->unitflg)
  851. free(sdev->unitflg);
  852. if (sdev->unit)
  853. free(sdev->unit);
  854. free(ctlr);
  855. free(sdev);
  856. }
  857. static char *
  858. atastat(SDev *sdev, char *p, char *e)
  859. {
  860. Ctlr *ctlr = sdev->ctlr;
  861. return seprint(p, e, "%s ata port %X ctl %X irq %d "
  862. "intr-ok %lu intr-busy %lu intr-nil-drive %lu\n",
  863. sdev->name, ctlr->cmdport, ctlr->ctlport, ctlr->irq,
  864. ctlr->intok, ctlr->intbusy, ctlr->intnil);
  865. }
  866. static SDev*
  867. ataprobew(DevConf *cf)
  868. {
  869. //char *p;
  870. ISAConf isa;
  871. if (cf->nports != 2)
  872. error(Ebadarg);
  873. memset(&isa, 0, sizeof isa);
  874. isa.port = cf->ports[0].port;
  875. isa.irq = cf->intnum;
  876. //if((p=strchr(cf->type, '/')) == nil || pcmspecial(p+1, &isa) < 0)
  877. // error("cannot find controller");
  878. return ataprobe(cf->ports[0].port, cf->ports[1].port, cf->intnum);
  879. }
  880. /*
  881. * These are duplicated with sdsetsense, etc., in devsd.c, but
  882. * those assume that the disk is not SCSI while in fact here
  883. * ata drives are not SCSI but ATAPI ones kind of are.
  884. */
  885. static int
  886. atasetsense(Drive* drive, int status, int key, int asc, int ascq)
  887. {
  888. drive->sense[2] = key;
  889. drive->sense[12] = asc;
  890. drive->sense[13] = ascq;
  891. return status;
  892. }
  893. static int
  894. atamodesense(Drive* drive, uint8_t* cmd)
  895. {
  896. int len;
  897. /*
  898. * Fake a vendor-specific request with page code 0,
  899. * return the drive info.
  900. */
  901. if((cmd[2] & 0x3F) != 0 && (cmd[2] & 0x3F) != 0x3F)
  902. return atasetsense(drive, SDcheck, 0x05, 0x24, 0);
  903. len = (cmd[7]<<8)|cmd[8];
  904. if(len == 0)
  905. return SDok;
  906. if(len < 8+sizeof(drive->info))
  907. return atasetsense(drive, SDcheck, 0x05, 0x1A, 0);
  908. if(drive->data == nil || drive->dlen < len)
  909. return atasetsense(drive, SDcheck, 0x05, 0x20, 1);
  910. memset(drive->data, 0, 8);
  911. drive->data[0] = sizeof(drive->info)>>8;
  912. drive->data[1] = (uint8_t)sizeof(drive->info);
  913. memmove(drive->data+8, drive->info, sizeof(drive->info));
  914. drive->data += 8+sizeof(drive->info);
  915. return SDok;
  916. }
  917. static int
  918. atastandby(Drive* drive, int period)
  919. {
  920. Proc *up = externup();
  921. Ctlr* ctlr;
  922. int cmdport, done;
  923. ctlr = drive->ctlr;
  924. drive->command = Cstandby;
  925. qlock(&ctlr->ql);
  926. cmdport = ctlr->cmdport;
  927. ilock(&ctlr->l);
  928. outb(cmdport+Count, period);
  929. outb(cmdport+Dh, drive->dev);
  930. ctlr->done = 0;
  931. ctlr->curdrive = drive;
  932. ctlr->command = Cstandby; /* debugging */
  933. outb(cmdport+Command, Cstandby);
  934. iunlock(&ctlr->l);
  935. while(waserror())
  936. ;
  937. tsleep(&ctlr->_rendez, atadone, ctlr, 60*1000);
  938. poperror();
  939. done = ctlr->done;
  940. qunlock(&ctlr->ql);
  941. if(!done || (drive->status & Err))
  942. return atasetsense(drive, SDcheck, 4, 8, drive->error);
  943. return SDok;
  944. }
  945. static void
  946. atanop(Drive* drive, int subcommand)
  947. {
  948. Ctlr* ctlr;
  949. int as, cmdport, ctlport, timeo;
  950. /*
  951. * Attempt to abort a command by using NOP.
  952. * In response, the drive is supposed to set Abrt
  953. * in the Error register, set (Drdy|Err) in Status
  954. * and clear Bsy when done. However, some drives
  955. * (e.g. ATAPI Zip) just go Bsy then clear Status
  956. * when done, hence the timeout loop only on Bsy
  957. * and the forced setting of drive->error.
  958. */
  959. ctlr = drive->ctlr;
  960. cmdport = ctlr->cmdport;
  961. outb(cmdport+Features, subcommand);
  962. outb(cmdport+Dh, drive->dev);
  963. ctlr->command = Cnop; /* debugging */
  964. outb(cmdport+Command, Cnop);
  965. microdelay(1);
  966. ctlport = ctlr->ctlport;
  967. for(timeo = 0; timeo < 1000; timeo++){
  968. as = inb(ctlport+As);
  969. if(!(as & Bsy))
  970. break;
  971. microdelay(1);
  972. }
  973. drive->error |= Abrt;
  974. }
  975. static void
  976. ataabort(Drive* drive, int dolock)
  977. {
  978. /*
  979. * If NOP is available (packet commands) use it otherwise
  980. * must try a software reset.
  981. */
  982. if(dolock)
  983. ilock(&drive->ctlr->l);
  984. if(drive->info[Icsfs] & Mnop)
  985. atanop(drive, 0);
  986. else{
  987. atasrst(drive->ctlr->ctlport);
  988. drive->error |= Abrt;
  989. }
  990. if(dolock)
  991. iunlock(&drive->ctlr->l);
  992. }
  993. static int
  994. atadmasetup(Drive* drive, int len)
  995. {
  996. Prd *prd;
  997. uint32_t pa;
  998. Ctlr *ctlr;
  999. int bmiba, bmisx, count, i, span;
  1000. ctlr = drive->ctlr;
  1001. pa = PCIWADDR(drive->data);
  1002. if(pa & 0x03)
  1003. return -1;
  1004. /*
  1005. * Sometimes drives identify themselves as being DMA capable
  1006. * although they are not on a busmastering controller.
  1007. */
  1008. prd = ctlr->prdt;
  1009. if(prd == nil){
  1010. drive->dmactl = 0;
  1011. print("disabling dma: not on a busmastering controller\n");
  1012. return -1;
  1013. }
  1014. for(i = 0; len && i < Nprd; i++){
  1015. prd->pa = pa;
  1016. span = ROUNDUP(pa, ctlr->span);
  1017. if(span == pa)
  1018. span += ctlr->span;
  1019. count = span - pa;
  1020. if(count >= len){
  1021. prd->count = PrdEOT|len;
  1022. break;
  1023. }
  1024. prd->count = count;
  1025. len -= count;
  1026. pa += count;
  1027. prd++;
  1028. }
  1029. if(i == Nprd)
  1030. (prd-1)->count |= PrdEOT;
  1031. bmiba = ctlr->bmiba;
  1032. outl(bmiba+Bmidtpx, PCIWADDR(ctlr->prdt));
  1033. if(drive->write)
  1034. outb(ctlr->bmiba+Bmicx, 0);
  1035. else
  1036. outb(ctlr->bmiba+Bmicx, Rwcon);
  1037. bmisx = inb(bmiba+Bmisx);
  1038. outb(bmiba+Bmisx, bmisx|Ideints|Idedmae);
  1039. return 0;
  1040. }
  1041. static void
  1042. atadmastart(Ctlr* ctlr, int write)
  1043. {
  1044. if(write)
  1045. outb(ctlr->bmiba+Bmicx, Ssbm);
  1046. else
  1047. outb(ctlr->bmiba+Bmicx, Rwcon|Ssbm);
  1048. }
  1049. static int
  1050. atadmastop(Ctlr* ctlr)
  1051. {
  1052. int bmiba;
  1053. bmiba = ctlr->bmiba;
  1054. outb(bmiba+Bmicx, inb(bmiba+Bmicx) & ~Ssbm);
  1055. return inb(bmiba+Bmisx);
  1056. }
  1057. static void
  1058. atadmainterrupt(Drive* drive, int count)
  1059. {
  1060. Ctlr* ctlr;
  1061. int bmiba, bmisx;
  1062. ctlr = drive->ctlr;
  1063. bmiba = ctlr->bmiba;
  1064. bmisx = inb(bmiba+Bmisx);
  1065. switch(bmisx & (Ideints|Idedmae|Bmidea)){
  1066. case Bmidea:
  1067. /*
  1068. * Data transfer still in progress, nothing to do
  1069. * (this should never happen).
  1070. */
  1071. return;
  1072. case Ideints:
  1073. case Ideints|Bmidea:
  1074. /*
  1075. * Normal termination, tidy up.
  1076. */
  1077. drive->data += count;
  1078. break;
  1079. default:
  1080. /*
  1081. * What's left are error conditions (memory transfer
  1082. * problem) and the device is not done but the PRD is
  1083. * exhausted. For both cases must somehow tell the
  1084. * drive to abort.
  1085. */
  1086. ataabort(drive, 0);
  1087. break;
  1088. }
  1089. atadmastop(ctlr);
  1090. ctlr->done = 1;
  1091. }
  1092. static void
  1093. atapktinterrupt(Drive* drive)
  1094. {
  1095. Ctlr* ctlr;
  1096. int cmdport, len, sts;
  1097. ctlr = drive->ctlr;
  1098. cmdport = ctlr->cmdport;
  1099. sts = inb(cmdport+Ir) & (/*Rel|*/ Io|Cd);
  1100. /* a default case is impossible since all cases are enumerated */
  1101. switch(sts){
  1102. case Cd: /* write cmd */
  1103. outss(cmdport+Data, drive->pktcmd, drive->pkt/2);
  1104. break;
  1105. case 0: /* write data */
  1106. len = (inb(cmdport+Bytehi)<<8)|inb(cmdport+Bytelo);
  1107. if(drive->data+len > drive->limit){
  1108. atanop(drive, 0);
  1109. break;
  1110. }
  1111. outss(cmdport+Data, drive->data, len/2);
  1112. drive->data += len;
  1113. break;
  1114. case Io: /* read data */
  1115. len = (inb(cmdport+Bytehi)<<8)|inb(cmdport+Bytelo);
  1116. if(drive->data+len > drive->limit){
  1117. atanop(drive, 0);
  1118. break;
  1119. }
  1120. inss(cmdport+Data, drive->data, len/2);
  1121. drive->data += len;
  1122. break;
  1123. case Io|Cd: /* read cmd */
  1124. if(drive->pktdma)
  1125. atadmainterrupt(drive, drive->dlen);
  1126. else
  1127. ctlr->done = 1;
  1128. break;
  1129. }
  1130. if(sts & Cd)
  1131. drive->intcmd++;
  1132. if(sts & Io)
  1133. drive->intrd++;
  1134. else
  1135. drive->intwr++;
  1136. }
  1137. static int
  1138. atapktio(Drive* drive, uint8_t* cmd, int clen)
  1139. {
  1140. Proc *up = externup();
  1141. Ctlr *ctlr;
  1142. int as, cmdport, ctlport, len, r, timeo;
  1143. if(cmd[0] == 0x5A && (cmd[2] & 0x3F) == 0)
  1144. return atamodesense(drive, cmd);
  1145. r = SDok;
  1146. drive->command = Cpkt;
  1147. memmove(drive->pktcmd, cmd, clen);
  1148. memset(drive->pktcmd+clen, 0, drive->pkt-clen);
  1149. drive->limit = drive->data+drive->dlen;
  1150. ctlr = drive->ctlr;
  1151. cmdport = ctlr->cmdport;
  1152. ctlport = ctlr->ctlport;
  1153. qlock(&ctlr->ql);
  1154. as = ataready(cmdport, ctlport, drive->dev, Bsy|Drq, Drdy, 107*1000);
  1155. /* used to test as&Chk as failure too, but some CD readers use that for media change */
  1156. if(as < 0){
  1157. qunlock(&ctlr->ql);
  1158. return -1;
  1159. }
  1160. ilock(&ctlr->l);
  1161. if(drive->dlen && drive->dmactl && !atadmasetup(drive, drive->dlen))
  1162. drive->pktdma = Dma;
  1163. else
  1164. drive->pktdma = 0;
  1165. outb(cmdport+Features, drive->pktdma);
  1166. outb(cmdport+Count, 0);
  1167. outb(cmdport+Sector, 0);
  1168. len = 16*drive->secsize;
  1169. outb(cmdport+Bytelo, len);
  1170. outb(cmdport+Bytehi, len>>8);
  1171. outb(cmdport+Dh, drive->dev);
  1172. ctlr->done = 0;
  1173. ctlr->curdrive = drive;
  1174. ctlr->command = Cpkt; /* debugging */
  1175. if(drive->pktdma)
  1176. atadmastart(ctlr, drive->write);
  1177. outb(cmdport+Command, Cpkt);
  1178. if((drive->info[Iconfig] & Mdrq) != 0x0020){
  1179. microdelay(1);
  1180. as = ataready(cmdport, ctlport, 0, Bsy, Drq|Chk, 4*1000);
  1181. if(as < 0 || (as & (Bsy|Chk))){
  1182. drive->status = as<0 ? 0 : as;
  1183. ctlr->curdrive = nil;
  1184. ctlr->done = 1;
  1185. r = SDtimeout;
  1186. }else
  1187. atapktinterrupt(drive);
  1188. }
  1189. iunlock(&ctlr->l);
  1190. while(waserror())
  1191. ;
  1192. if(!drive->pktdma)
  1193. sleep(&ctlr->_rendez, atadone, ctlr);
  1194. else for(timeo = 0; !ctlr->done; timeo++){
  1195. tsleep(&ctlr->_rendez, atadone, ctlr, 1000);
  1196. if(ctlr->done)
  1197. break;
  1198. ilock(&ctlr->l);
  1199. atadmainterrupt(drive, 0);
  1200. if(!drive->error && timeo > 20){
  1201. ataabort(drive, 0);
  1202. atadmastop(ctlr);
  1203. drive->dmactl = 0;
  1204. drive->error |= Abrt;
  1205. }
  1206. if(drive->error){
  1207. drive->status |= Chk;
  1208. ctlr->curdrive = nil;
  1209. }
  1210. iunlock(&ctlr->l);
  1211. }
  1212. poperror();
  1213. qunlock(&ctlr->ql);
  1214. if(drive->status & Chk)
  1215. r = SDcheck;
  1216. return r;
  1217. }
  1218. static uint8_t cmd48[256] = {
  1219. [Crs] = Crs48,
  1220. [Crd] = Crd48,
  1221. [Crdq] = Crdq48,
  1222. [Crsm] = Crsm48,
  1223. [Cws] = Cws48,
  1224. [Cwd] = Cwd48,
  1225. [Cwdq] = Cwdq48,
  1226. [Cwsm] = Cwsm48,
  1227. };
  1228. static int
  1229. atageniostart(Drive* drive, uint64_t lba)
  1230. {
  1231. Ctlr *ctlr;
  1232. uint8_t cmd;
  1233. int as, c, cmdport, ctlport, h, len, s, use48;
  1234. use48 = 0;
  1235. if((drive->flags&Lba48always) || lba > Last28 || drive->count > 256){
  1236. if(!(drive->flags & Lba48))
  1237. return -1;
  1238. use48 = 1;
  1239. c = h = s = 0;
  1240. }
  1241. else if(drive->dev & Lba){
  1242. c = (lba>>8) & 0xFFFF;
  1243. h = (lba>>24) & 0x0F;
  1244. s = lba & 0xFF;
  1245. }
  1246. else{
  1247. c = lba/(drive->s*drive->h);
  1248. h = ((lba/drive->s) % drive->h);
  1249. s = (lba % drive->s) + 1;
  1250. }
  1251. ctlr = drive->ctlr;
  1252. cmdport = ctlr->cmdport;
  1253. ctlport = ctlr->ctlport;
  1254. if(ataready(cmdport, ctlport, drive->dev, Bsy|Drq, Drdy, 101*1000) < 0)
  1255. return -1;
  1256. ilock(&ctlr->l);
  1257. if(drive->dmactl && !atadmasetup(drive, drive->count*drive->secsize)){
  1258. if(drive->write)
  1259. drive->command = Cwd;
  1260. else
  1261. drive->command = Crd;
  1262. }
  1263. else if(drive->rwmctl){
  1264. drive->block = drive->rwm*drive->secsize;
  1265. if(drive->write)
  1266. drive->command = Cwsm;
  1267. else
  1268. drive->command = Crsm;
  1269. }
  1270. else{
  1271. drive->block = drive->secsize;
  1272. if(drive->write)
  1273. drive->command = Cws;
  1274. else
  1275. drive->command = Crs;
  1276. }
  1277. drive->limit = drive->data + drive->count*drive->secsize;
  1278. cmd = drive->command;
  1279. if(use48){
  1280. outb(cmdport+Count, drive->count>>8);
  1281. outb(cmdport+Count, drive->count);
  1282. outb(cmdport+Lbalo, lba>>24);
  1283. outb(cmdport+Lbalo, lba);
  1284. outb(cmdport+Lbamid, lba>>32);
  1285. outb(cmdport+Lbamid, lba>>8);
  1286. outb(cmdport+Lbahi, lba>>40);
  1287. outb(cmdport+Lbahi, lba>>16);
  1288. outb(cmdport+Dh, drive->dev|Lba);
  1289. cmd = cmd48[cmd];
  1290. if(DEBUG & Dbg48BIT)
  1291. print("using 48-bit commands\n");
  1292. }
  1293. else{
  1294. outb(cmdport+Count, drive->count);
  1295. outb(cmdport+Sector, s);
  1296. outb(cmdport+Cyllo, c);
  1297. outb(cmdport+Cylhi, c>>8);
  1298. outb(cmdport+Dh, drive->dev|h);
  1299. }
  1300. ctlr->done = 0;
  1301. ctlr->curdrive = drive;
  1302. ctlr->command = drive->command; /* debugging */
  1303. outb(cmdport+Command, cmd);
  1304. switch(drive->command){
  1305. case Cws:
  1306. case Cwsm:
  1307. microdelay(1);
  1308. /* 10*1000 for flash ide drives - maybe detect them? */
  1309. as = ataready(cmdport, ctlport, 0, Bsy, Drq|Err, 10*1000);
  1310. if(as < 0 || (as & Err)){
  1311. iunlock(&ctlr->l);
  1312. return -1;
  1313. }
  1314. len = drive->block;
  1315. if(drive->data+len > drive->limit)
  1316. len = drive->limit-drive->data;
  1317. outss(cmdport+Data, drive->data, len/2);
  1318. break;
  1319. case Crd:
  1320. case Cwd:
  1321. atadmastart(ctlr, drive->write);
  1322. break;
  1323. }
  1324. iunlock(&ctlr->l);
  1325. return 0;
  1326. }
  1327. static int
  1328. atagenioretry(Drive* drive)
  1329. {
  1330. if(drive->dmactl){
  1331. drive->dmactl = 0;
  1332. print("atagenioretry: disabling dma\n");
  1333. }
  1334. else if(drive->rwmctl)
  1335. drive->rwmctl = 0;
  1336. else
  1337. return atasetsense(drive, SDcheck, 4, 8, drive->error);
  1338. return SDretry;
  1339. }
  1340. static int
  1341. atagenio(Drive* drive, uint8_t* cmd, int clen)
  1342. {
  1343. Proc *up = externup();
  1344. uint8_t *p;
  1345. Ctlr *ctlr;
  1346. int64_t lba, len;
  1347. int count, maxio;
  1348. /*
  1349. * Map SCSI commands into ATA commands for discs.
  1350. * Fail any command with a LUN except INQUIRY which
  1351. * will return 'logical unit not supported'.
  1352. */
  1353. if((cmd[1]>>5) && cmd[0] != 0x12)
  1354. return atasetsense(drive, SDcheck, 0x05, 0x25, 0);
  1355. switch(cmd[0]){
  1356. default:
  1357. return atasetsense(drive, SDcheck, 0x05, 0x20, 0);
  1358. case 0x00: /* test unit ready */
  1359. return SDok;
  1360. case 0x03: /* request sense */
  1361. if(cmd[4] < sizeof(drive->sense))
  1362. len = cmd[4];
  1363. else
  1364. len = sizeof(drive->sense);
  1365. if(drive->data && drive->dlen >= len){
  1366. memmove(drive->data, drive->sense, len);
  1367. drive->data += len;
  1368. }
  1369. return SDok;
  1370. case 0x12: /* inquiry */
  1371. if(cmd[4] < sizeof(drive->inquiry))
  1372. len = cmd[4];
  1373. else
  1374. len = sizeof(drive->inquiry);
  1375. if(drive->data && drive->dlen >= len){
  1376. memmove(drive->data, drive->inquiry, len);
  1377. drive->data += len;
  1378. }
  1379. return SDok;
  1380. case 0x1B: /* start/stop unit */
  1381. /*
  1382. * NOP for now, can use the power management feature
  1383. * set later.
  1384. */
  1385. return SDok;
  1386. case 0x25: /* read capacity */
  1387. if((cmd[1] & 0x01) || cmd[2] || cmd[3])
  1388. return atasetsense(drive, SDcheck, 0x05, 0x24, 0);
  1389. if(drive->data == nil || drive->dlen < 8)
  1390. return atasetsense(drive, SDcheck, 0x05, 0x20, 1);
  1391. /*
  1392. * Read capacity returns the LBA of the last sector.
  1393. */
  1394. len = drive->sectors-1;
  1395. p = drive->data;
  1396. *p++ = len>>24;
  1397. *p++ = len>>16;
  1398. *p++ = len>>8;
  1399. *p++ = len;
  1400. len = drive->secsize;
  1401. *p++ = len>>24;
  1402. *p++ = len>>16;
  1403. *p++ = len>>8;
  1404. *p = len;
  1405. drive->data += 8;
  1406. return SDok;
  1407. case 0x9E: /* long read capacity */
  1408. if((cmd[1] & 0x01) || cmd[2] || cmd[3])
  1409. return atasetsense(drive, SDcheck, 0x05, 0x24, 0);
  1410. if(drive->data == nil || drive->dlen < 8)
  1411. return atasetsense(drive, SDcheck, 0x05, 0x20, 1);
  1412. /*
  1413. * Read capacity returns the LBA of the last sector.
  1414. */
  1415. len = drive->sectors-1;
  1416. p = drive->data;
  1417. *p++ = len>>56;
  1418. *p++ = len>>48;
  1419. *p++ = len>>40;
  1420. *p++ = len>>32;
  1421. *p++ = len>>24;
  1422. *p++ = len>>16;
  1423. *p++ = len>>8;
  1424. *p++ = len;
  1425. len = drive->secsize;
  1426. *p++ = len>>24;
  1427. *p++ = len>>16;
  1428. *p++ = len>>8;
  1429. *p = len;
  1430. drive->data += 12;
  1431. return SDok;
  1432. case 0x28: /* read (10) */
  1433. case 0x88: /* long read (16) */
  1434. case 0x2a: /* write (10) */
  1435. case 0x8a: /* long write (16) */
  1436. case 0x2e: /* write and verify (10) */
  1437. break;
  1438. case 0x5A:
  1439. return atamodesense(drive, cmd);
  1440. }
  1441. ctlr = drive->ctlr;
  1442. if(clen == 16){
  1443. /* ata commands only go to 48-bit lba */
  1444. if(cmd[2] || cmd[3])
  1445. return atasetsense(drive, SDcheck, 3, 0xc, 2);
  1446. lba = (uint64_t)cmd[4]<<40 | (uint64_t)cmd[5]<<32;
  1447. lba |= cmd[6]<<24 | cmd[7]<<16 | cmd[8]<<8 | cmd[9];
  1448. count = cmd[10]<<24 | cmd[11]<<16 | cmd[12]<<8 | cmd[13];
  1449. }else{
  1450. lba = cmd[2]<<24 | cmd[3]<<16 | cmd[4]<<8 | cmd[5];
  1451. count = cmd[7]<<8 | cmd[8];
  1452. }
  1453. if(drive->data == nil)
  1454. return SDok;
  1455. if(drive->dlen < count*drive->secsize)
  1456. count = drive->dlen/drive->secsize;
  1457. qlock(&ctlr->ql);
  1458. if(ctlr->maxio)
  1459. maxio = ctlr->maxio;
  1460. else if(drive->flags & Lba48)
  1461. maxio = 65536;
  1462. else
  1463. maxio = 256;
  1464. while(count){
  1465. if(count > maxio)
  1466. drive->count = maxio;
  1467. else
  1468. drive->count = count;
  1469. if(atageniostart(drive, lba)){
  1470. ilock(&ctlr->l);
  1471. atanop(drive, 0);
  1472. iunlock(&ctlr->l);
  1473. qunlock(&ctlr->ql);
  1474. return atagenioretry(drive);
  1475. }
  1476. while(waserror())
  1477. ;
  1478. tsleep(&ctlr->_rendez, atadone, ctlr, 60*1000);
  1479. poperror();
  1480. if(!ctlr->done){
  1481. /*
  1482. * What should the above timeout be? In
  1483. * standby and sleep modes it could take as
  1484. * long as 30 seconds for a drive to respond.
  1485. * Very hard to get out of this cleanly.
  1486. */
  1487. atadumpstate(drive, cmd, lba, count);
  1488. ataabort(drive, 1);
  1489. qunlock(&ctlr->ql);
  1490. return atagenioretry(drive);
  1491. }
  1492. if(drive->status & Err){
  1493. qunlock(&ctlr->ql);
  1494. return atasetsense(drive, SDcheck, 4, 8, drive->error);
  1495. }
  1496. count -= drive->count;
  1497. lba += drive->count;
  1498. }
  1499. qunlock(&ctlr->ql);
  1500. return SDok;
  1501. }
  1502. static int
  1503. atario(SDreq* r)
  1504. {
  1505. Ctlr *ctlr;
  1506. Drive *drive;
  1507. SDunit *unit;
  1508. uint8_t cmd10[10], *cmdp, *p;
  1509. int clen, reqstatus, status;
  1510. unit = r->unit;
  1511. if((ctlr = unit->dev->ctlr) == nil || ctlr->drive[unit->subno] == nil){
  1512. r->status = SDtimeout;
  1513. return SDtimeout;
  1514. }
  1515. drive = ctlr->drive[unit->subno];
  1516. /*
  1517. * Most SCSI commands can be passed unchanged except for
  1518. * the padding on the end. The few which require munging
  1519. * are not used internally. Mode select/sense(6) could be
  1520. * converted to the 10-byte form but it's not worth the
  1521. * effort. Read/write(6) are easy.
  1522. */
  1523. switch(r->cmd[0]){
  1524. case 0x08: /* read */
  1525. case 0x0A: /* write */
  1526. cmdp = cmd10;
  1527. memset(cmdp, 0, sizeof(cmd10));
  1528. cmdp[0] = r->cmd[0]|0x20;
  1529. cmdp[1] = r->cmd[1] & 0xE0;
  1530. cmdp[5] = r->cmd[3];
  1531. cmdp[4] = r->cmd[2];
  1532. cmdp[3] = r->cmd[1] & 0x0F;
  1533. cmdp[8] = r->cmd[4];
  1534. clen = sizeof(cmd10);
  1535. break;
  1536. default:
  1537. cmdp = r->cmd;
  1538. clen = r->clen;
  1539. break;
  1540. }
  1541. qlock(&drive->ql);
  1542. retry:
  1543. drive->write = r->write;
  1544. drive->data = r->data;
  1545. drive->dlen = r->dlen;
  1546. drive->status = 0;
  1547. drive->error = 0;
  1548. if(drive->pkt)
  1549. status = atapktio(drive, cmdp, clen);
  1550. else
  1551. status = atagenio(drive, cmdp, clen);
  1552. if(status == SDretry){
  1553. if(DbgDEBUG)
  1554. print("%s: retry: dma %8.8X rwm %4.4X\n",
  1555. unit->SDperm.name, drive->dmactl, drive->rwmctl);
  1556. goto retry;
  1557. }
  1558. if(status == SDok){
  1559. atasetsense(drive, SDok, 0, 0, 0);
  1560. if(drive->data){
  1561. p = r->data;
  1562. r->rlen = drive->data - p;
  1563. }
  1564. else
  1565. r->rlen = 0;
  1566. }
  1567. else if(status == SDcheck && !(r->flags & SDnosense)){
  1568. drive->write = 0;
  1569. memset(cmd10, 0, sizeof(cmd10));
  1570. cmd10[0] = 0x03;
  1571. cmd10[1] = r->lun<<5;
  1572. cmd10[4] = sizeof(r->sense)-1;
  1573. drive->data = r->sense;
  1574. drive->dlen = sizeof(r->sense)-1;
  1575. drive->status = 0;
  1576. drive->error = 0;
  1577. if(drive->pkt)
  1578. reqstatus = atapktio(drive, cmd10, 6);
  1579. else
  1580. reqstatus = atagenio(drive, cmd10, 6);
  1581. if(reqstatus == SDok){
  1582. r->flags |= SDvalidsense;
  1583. atasetsense(drive, SDok, 0, 0, 0);
  1584. }
  1585. }
  1586. qunlock(&drive->ql);
  1587. r->status = status;
  1588. if(status != SDok)
  1589. return status;
  1590. /*
  1591. * Fix up any results.
  1592. * Many ATAPI CD-ROMs ignore the LUN field completely and
  1593. * return valid INQUIRY data. Patch the response to indicate
  1594. * 'logical unit not supported' if the LUN is non-zero.
  1595. */
  1596. switch(cmdp[0]){
  1597. case 0x12: /* inquiry */
  1598. if((p = r->data) == nil)
  1599. break;
  1600. if((cmdp[1]>>5) && (!drive->pkt || (p[0] & 0x1F) == 0x05))
  1601. p[0] = 0x7F;
  1602. /*FALLTHROUGH*/
  1603. default:
  1604. break;
  1605. }
  1606. return SDok;
  1607. }
  1608. /* interrupt ack hack for intel ich controllers */
  1609. static void
  1610. ichirqack(Ctlr *ctlr)
  1611. {
  1612. int bmiba;
  1613. bmiba = ctlr->bmiba;
  1614. if(bmiba)
  1615. outb(bmiba+Bmisx, inb(bmiba+Bmisx));
  1616. }
  1617. static void
  1618. atainterrupt(Ureg *ureg, void* arg)
  1619. {
  1620. Ctlr *ctlr;
  1621. Drive *drive;
  1622. int cmdport, len, status;
  1623. ctlr = arg;
  1624. ilock(&ctlr->l);
  1625. if(inb(ctlr->ctlport+As) & Bsy){
  1626. ctlr->intbusy++;
  1627. iunlock(&ctlr->l);
  1628. if(DEBUG & DbgBsy)
  1629. print("IBsy+");
  1630. return;
  1631. }
  1632. cmdport = ctlr->cmdport;
  1633. status = inb(cmdport+Status);
  1634. if((drive = ctlr->curdrive) == nil){
  1635. ctlr->intnil++;
  1636. if(ctlr->irqack != nil)
  1637. ctlr->irqack(ctlr);
  1638. iunlock(&ctlr->l);
  1639. if((DEBUG & DbgINL) && ctlr->command != Cedd)
  1640. print("Inil%2.2X+", ctlr->command);
  1641. return;
  1642. }
  1643. ctlr->intok++;
  1644. if(status & Err)
  1645. drive->error = inb(cmdport+Error);
  1646. else switch(drive->command){
  1647. default:
  1648. drive->error = Abrt;
  1649. break;
  1650. case Crs:
  1651. case Crsm:
  1652. drive->intrd++;
  1653. if(!(status & Drq)){
  1654. drive->error = Abrt;
  1655. break;
  1656. }
  1657. len = drive->block;
  1658. if(drive->data+len > drive->limit)
  1659. len = drive->limit-drive->data;
  1660. inss(cmdport+Data, drive->data, len/2);
  1661. drive->data += len;
  1662. if(drive->data >= drive->limit)
  1663. ctlr->done = 1;
  1664. break;
  1665. case Cws:
  1666. case Cwsm:
  1667. drive->intwr++;
  1668. len = drive->block;
  1669. if(drive->data+len > drive->limit)
  1670. len = drive->limit-drive->data;
  1671. drive->data += len;
  1672. if(drive->data >= drive->limit){
  1673. ctlr->done = 1;
  1674. break;
  1675. }
  1676. if(!(status & Drq)){
  1677. drive->error = Abrt;
  1678. break;
  1679. }
  1680. len = drive->block;
  1681. if(drive->data+len > drive->limit)
  1682. len = drive->limit-drive->data;
  1683. outss(cmdport+Data, drive->data, len/2);
  1684. break;
  1685. case Cpkt:
  1686. atapktinterrupt(drive);
  1687. break;
  1688. case Crd:
  1689. drive->intrd++;
  1690. /* fall through */
  1691. case Cwd:
  1692. if (drive->command == Cwd)
  1693. drive->intwr++;
  1694. atadmainterrupt(drive, drive->count*drive->secsize);
  1695. break;
  1696. case Cstandby:
  1697. ctlr->done = 1;
  1698. break;
  1699. }
  1700. if(ctlr->irqack != nil)
  1701. ctlr->irqack(ctlr);
  1702. iunlock(&ctlr->l);
  1703. if(drive->error){
  1704. status |= Err;
  1705. ctlr->done = 1;
  1706. }
  1707. if(ctlr->done){
  1708. ctlr->curdrive = nil;
  1709. drive->status = status;
  1710. wakeup(&ctlr->_rendez);
  1711. }
  1712. }
  1713. static SDev*
  1714. atapnp(void)
  1715. {
  1716. Ctlr *ctlr;
  1717. Pcidev *p;
  1718. SDev *legacy[2], *sdev, *head, *tail;
  1719. int channel, ispc87415, maxio, pi, r, span;
  1720. void (*irqack)(Ctlr*);
  1721. irqack = nil;
  1722. legacy[0] = legacy[1] = head = tail = nil;
  1723. if(sdev = ataprobe(0x1F0, 0x3F4, IrqATA0)){
  1724. head = tail = sdev;
  1725. legacy[0] = sdev;
  1726. }
  1727. if(sdev = ataprobe(0x170, 0x374, IrqATA1)){
  1728. if(head != nil)
  1729. tail->next = sdev;
  1730. else
  1731. head = sdev;
  1732. tail = sdev;
  1733. legacy[1] = sdev;
  1734. }
  1735. p = nil;
  1736. while(p = pcimatch(p, 0, 0)){
  1737. /*
  1738. * Look for devices with the correct class and sub-class
  1739. * code and known device and vendor ID; add native-mode
  1740. * channels to the list to be probed, save info for the
  1741. * compatibility mode channels.
  1742. * Note that the legacy devices should not be considered
  1743. * PCI devices by the interrupt controller.
  1744. * For both native and legacy, save info for busmastering
  1745. * if capable.
  1746. * Promise Ultra ATA/66 (PDC20262) appears to
  1747. * 1) give a sub-class of 'other mass storage controller'
  1748. * instead of 'IDE controller', regardless of whether it's
  1749. * the only controller or not;
  1750. * 2) put 0 in the programming interface byte (probably
  1751. * as a consequence of 1) above).
  1752. * Sub-class code 0x04 is 'RAID controller', e.g. VIA VT8237.
  1753. */
  1754. if(p->ccrb != 0x01)
  1755. continue;
  1756. if(p->ccru != 0x01 && p->ccru != 0x04 && p->ccru != 0x80)
  1757. continue;
  1758. pi = p->ccrp;
  1759. ispc87415 = 0;
  1760. maxio = 0;
  1761. span = BMspan;
  1762. switch((p->did<<16)|p->vid){
  1763. default:
  1764. continue;
  1765. case (0x0002<<16)|0x100B: /* NS PC87415 */
  1766. /*
  1767. * Disable interrupts on both channels until
  1768. * after they are probed for drives.
  1769. * This must be called before interrupts are
  1770. * enabled because the IRQ may be shared.
  1771. */
  1772. ispc87415 = 1;
  1773. pcicfgw32(p, 0x40, 0x00000300);
  1774. break;
  1775. case (0x1000<<16)|0x1042: /* PC-Tech RZ1000 */
  1776. /*
  1777. * Turn off prefetch. Overkill, but cheap.
  1778. */
  1779. r = pcicfgr32(p, 0x40);
  1780. r &= ~0x2000;
  1781. pcicfgw32(p, 0x40, r);
  1782. break;
  1783. case (0x4379<<16)|0x1002: /* ATI SB400 SATA*/
  1784. case (0x437a<<16)|0x1002: /* ATI SB400 SATA */
  1785. case (0x439c<<16)|0x1002: /* ATI 439c SATA*/
  1786. case (0x3373<<16)|0x105A: /* Promise 20378 RAID */
  1787. case (0x4D30<<16)|0x105A: /* Promise PDC202xx */
  1788. case (0x4D38<<16)|0x105A: /* Promise PDC20262 */
  1789. case (0x4D68<<16)|0x105A: /* Promise PDC20268 */
  1790. case (0x4D69<<16)|0x105A: /* Promise Ultra/133 TX2 */
  1791. case (0x3112<<16)|0x1095: /* SiI 3112 SATA/RAID */
  1792. case (0x3149<<16)|0x1106: /* VIA VT8237 SATA/RAID */
  1793. maxio = 15;
  1794. span = 8*1024;
  1795. /*FALLTHROUGH*/
  1796. case (0x0680<<16)|0x1095: /* SiI 0680/680A PATA133 ATAPI/RAID */
  1797. case (0x3114<<16)|0x1095: /* SiI 3114 SATA/RAID */
  1798. pi = 0x85;
  1799. break;
  1800. case (0x0004<<16)|0x1103: /* HighPoint HPT366 */
  1801. pi = 0x85;
  1802. /*
  1803. * Turn off fast interrupt prediction.
  1804. */
  1805. if((r = pcicfgr8(p, 0x51)) & 0x80)
  1806. pcicfgw8(p, 0x51, r & ~0x80);
  1807. if((r = pcicfgr8(p, 0x55)) & 0x80)
  1808. pcicfgw8(p, 0x55, r & ~0x80);
  1809. break;
  1810. case (0x0640<<16)|0x1095: /* CMD 640B */
  1811. /*
  1812. * Bugfix code here...
  1813. */
  1814. break;
  1815. case (0x7441<<16)|0x1022: /* AMD 768 */
  1816. /*
  1817. * Set:
  1818. * 0x41 prefetch, postwrite;
  1819. * 0x43 FIFO configuration 1/2 and 1/2;
  1820. * 0x44 status register read retry;
  1821. * 0x46 DMA read and end of sector flush.
  1822. */
  1823. r = pcicfgr8(p, 0x41);
  1824. pcicfgw8(p, 0x41, r|0xF0);
  1825. r = pcicfgr8(p, 0x43);
  1826. pcicfgw8(p, 0x43, (r & 0x90)|0x2A);
  1827. r = pcicfgr8(p, 0x44);
  1828. pcicfgw8(p, 0x44, r|0x08);
  1829. r = pcicfgr8(p, 0x46);
  1830. pcicfgw8(p, 0x46, (r & 0x0C)|0xF0);
  1831. /*FALLTHROUGH*/
  1832. case (0x7401<<16)|0x1022: /* AMD 755 Cobra */
  1833. case (0x7409<<16)|0x1022: /* AMD 756 Viper */
  1834. case (0x7410<<16)|0x1022: /* AMD 766 Viper Plus */
  1835. case (0x7469<<16)|0x1022: /* AMD 3111 */
  1836. /*
  1837. * This can probably be lumped in with the 768 above.
  1838. */
  1839. /*FALLTHROUGH*/
  1840. case (0x209A<<16)|0x1022: /* AMD CS5536 */
  1841. case (0x01BC<<16)|0x10DE: /* nVidia nForce1 */
  1842. case (0x0065<<16)|0x10DE: /* nVidia nForce2 */
  1843. case (0x0085<<16)|0x10DE: /* nVidia nForce2 MCP */
  1844. case (0x00E3<<16)|0x10DE: /* nVidia nForce2 250 SATA */
  1845. case (0x00D5<<16)|0x10DE: /* nVidia nForce3 */
  1846. case (0x00E5<<16)|0x10DE: /* nVidia nForce3 Pro */
  1847. case (0x00EE<<16)|0x10DE: /* nVidia nForce3 250 SATA */
  1848. case (0x0035<<16)|0x10DE: /* nVidia nForce3 MCP */
  1849. case (0x0053<<16)|0x10DE: /* nVidia nForce4 */
  1850. case (0x0054<<16)|0x10DE: /* nVidia nForce4 SATA */
  1851. case (0x0055<<16)|0x10DE: /* nVidia nForce4 SATA */
  1852. case (0x0266<<16)|0x10DE: /* nVidia nForce4 430 SATA */
  1853. case (0x0267<<16)|0x10DE: /* nVidia nForce 55 MCP SATA */
  1854. case (0x03EC<<16)|0x10DE: /* nVidia nForce 61 MCP SATA */
  1855. case (0x0448<<16)|0x10DE: /* nVidia nForce 65 MCP SATA */
  1856. case (0x0560<<16)|0x10DE: /* nVidia nForce 69 MCP SATA */
  1857. /*
  1858. * Ditto, although it may have a different base
  1859. * address for the registers (0x50?).
  1860. */
  1861. /*FALLTHROUGH*/
  1862. case (0x4376<<16)|0x1002: /* ATI SB400 PATA */
  1863. case (0x438c<<16)|0x1002: /* ATI SB600 PATA */
  1864. break;
  1865. case (0x0211<<16)|0x1166: /* ServerWorks IB6566 */
  1866. {
  1867. Pcidev *sb;
  1868. sb = pcimatch(nil, 0x1166, 0x0200);
  1869. if(sb == nil)
  1870. break;
  1871. r = pcicfgr32(sb, 0x64);
  1872. r &= ~0x2000;
  1873. pcicfgw32(sb, 0x64, r);
  1874. }
  1875. span = 32*1024;
  1876. break;
  1877. case (0x0502<<17)|0x100B: /* NS SC1100/SCx200 */
  1878. case (0x5229<<16)|0x10B9: /* ALi M1543 */
  1879. case (0x5288<<16)|0x10B9: /* ALi M5288 SATA */
  1880. case (0x5513<<16)|0x1039: /* SiS 962 */
  1881. case (0x0646<<16)|0x1095: /* CMD 646 */
  1882. case (0x0571<<16)|0x1106: /* VIA 82C686 */
  1883. case (0x2363<<16)|0x197b: /* JMicron SATA */
  1884. break; /* TODO: verify that this should be here; wasn't in original patch */
  1885. case (0x1230<<16)|0x8086: /* 82371FB (PIIX) */
  1886. case (0x7010<<16)|0x8086: /* 82371SB (PIIX3) */
  1887. case (0x7111<<16)|0x8086: /* 82371[AE]B (PIIX4[E]) */
  1888. case (0x2411<<16)|0x8086: /* 82801AA (ICH) */
  1889. case (0x2421<<16)|0x8086: /* 82801AB (ICH0) */
  1890. case (0x244A<<16)|0x8086: /* 82801BA (ICH2, Mobile) */
  1891. case (0x244B<<16)|0x8086: /* 82801BA (ICH2, High-End) */
  1892. case (0x248A<<16)|0x8086: /* 82801CA (ICH3, Mobile) */
  1893. case (0x248B<<16)|0x8086: /* 82801CA (ICH3, High-End) */
  1894. case (0x24CA<<16)|0x8086: /* 82801DBM (ICH4, Mobile) */
  1895. case (0x24CB<<16)|0x8086: /* 82801DB (ICH4, High-End) */
  1896. case (0x24D1<<16)|0x8086: /* 82801EB/ER (ICH5 High-End) */
  1897. case (0x24DB<<16)|0x8086: /* 82801EB (ICH5) */
  1898. case (0x25A3<<16)|0x8086: /* 6300ESB (E7210) */
  1899. case (0x2653<<16)|0x8086: /* 82801FBM (ICH6M) */
  1900. case (0x266F<<16)|0x8086: /* 82801FB (ICH6) */
  1901. case (0x27DF<<16)|0x8086: /* 82801G SATA (ICH7) */
  1902. case (0x27C0<<16)|0x8086: /* 82801GB SATA AHCI (ICH7) */
  1903. // case (0x27C4<<16)|0x8086: /* 82801GBM SATA (ICH7) */
  1904. case (0x27C5<<16)|0x8086: /* 82801GBM SATA AHCI (ICH7) */
  1905. case (0x2920<<16)|0x8086: /* 82801(IB)/IR/IH/IO SATA IDE (ICH9) */
  1906. case (0x3a20<<16)|0x8086: /* 82801JI (ICH10) */
  1907. case (0x3a26<<16)|0x8086: /* 82801JI (ICH10) */
  1908. irqack = ichirqack;
  1909. break;
  1910. }
  1911. for(channel = 0; channel < 2; channel++){
  1912. if(pi & (1<<(2*channel))){
  1913. sdev = ataprobe(p->mem[0+2*channel].bar & ~0x01,
  1914. p->mem[1+2*channel].bar & ~0x01,
  1915. p->intl);
  1916. if(sdev == nil)
  1917. continue;
  1918. ctlr = sdev->ctlr;
  1919. if(ispc87415) {
  1920. ctlr->ienable = pc87415ienable;
  1921. print("pc87415disable: not yet implemented\n");
  1922. }
  1923. if(head != nil)
  1924. tail->next = sdev;
  1925. else
  1926. head = sdev;
  1927. tail = sdev;
  1928. ctlr->tbdf = p->tbdf;
  1929. }
  1930. else if((sdev = legacy[channel]) == nil)
  1931. continue;
  1932. else
  1933. ctlr = sdev->ctlr;
  1934. ctlr->pcidev = p;
  1935. ctlr->maxio = maxio;
  1936. ctlr->span = span;
  1937. ctlr->irqack = irqack;
  1938. if(!(pi & 0x80))
  1939. continue;
  1940. ctlr->bmiba = (p->mem[4].bar & ~0x01) + channel*8;
  1941. }
  1942. }
  1943. /*
  1944. if(0){
  1945. int port;
  1946. ISAConf isa;
  1947. / *
  1948. * Hack for PCMCIA drives.
  1949. * This will be tidied once we figure out how the whole
  1950. * removeable device thing is going to work.
  1951. * /
  1952. memset(&isa, 0, sizeof(isa));
  1953. isa.port = 0x180; / * change this for your machine * /
  1954. isa.irq = 11; / * change this for your machine * /
  1955. port = isa.port+0x0C;
  1956. channel = pcmspecial("MK2001MPL", &isa);
  1957. if(channel == -1)
  1958. channel = pcmspecial("SunDisk", &isa);
  1959. if(channel == -1){
  1960. isa.irq = 10;
  1961. channel = pcmspecial("CF", &isa);
  1962. }
  1963. if(channel == -1){
  1964. isa.irq = 10;
  1965. channel = pcmspecial("OLYMPUS", &isa);
  1966. }
  1967. if(channel == -1){
  1968. port = isa.port+0x204;
  1969. channel = pcmspecial("ATA/ATAPI", &isa);
  1970. }
  1971. if(channel >= 0 && (sdev = ataprobe(isa.port, port, isa.irq)) != nil){
  1972. if(head != nil)
  1973. tail->next = sdev;
  1974. else
  1975. head = sdev;
  1976. }
  1977. }
  1978. */
  1979. return head;
  1980. }
  1981. static SDev*
  1982. atalegacy(int port, int irq)
  1983. {
  1984. return ataprobe(port, port+0x204, irq);
  1985. }
  1986. static int
  1987. ataenable(SDev* sdev)
  1988. {
  1989. Ctlr *ctlr;
  1990. char name[32];
  1991. ctlr = sdev->ctlr;
  1992. if(ctlr->bmiba){
  1993. #define ALIGN (4 * 1024)
  1994. if(ctlr->pcidev != nil)
  1995. pcisetbme(ctlr->pcidev);
  1996. ctlr->prdt = mallocalign(Nprd*sizeof(Prd), 4, 0, 4*1024);
  1997. if(ctlr->prdt == nil)
  1998. error(Enomem);
  1999. }
  2000. snprint(name, sizeof(name), "%s (%s)", sdev->name, sdev->ifc->name);
  2001. intrenable(ctlr->irq, atainterrupt, ctlr, ctlr->tbdf, name);
  2002. outb(ctlr->ctlport+Dc, 0);
  2003. if(ctlr->ienable)
  2004. ctlr->ienable(ctlr);
  2005. return 1;
  2006. }
  2007. static int
  2008. atadisable(SDev *sdev)
  2009. {
  2010. Ctlr *ctlr;
  2011. char name[32];
  2012. ctlr = sdev->ctlr;
  2013. outb(ctlr->ctlport+Dc, Nien); /* disable interrupts */
  2014. if (ctlr->idisable)
  2015. ctlr->idisable(ctlr);
  2016. snprint(name, sizeof(name), "%s (%s)", sdev->name, sdev->ifc->name);
  2017. intrdisable(ctlr->vector);
  2018. if (ctlr->bmiba) {
  2019. if (ctlr->pcidev)
  2020. pciclrbme(ctlr->pcidev);
  2021. free(ctlr->prdt);
  2022. }
  2023. return 0;
  2024. }
  2025. static int
  2026. atarctl(SDunit* unit, char* p, int l)
  2027. {
  2028. int n;
  2029. Ctlr *ctlr;
  2030. Drive *drive;
  2031. if((ctlr = unit->dev->ctlr) == nil || ctlr->drive[unit->subno] == nil)
  2032. return 0;
  2033. drive = ctlr->drive[unit->subno];
  2034. qlock(&drive->ql);
  2035. n = snprint(p, l, "config %4.4X capabilities %4.4X",
  2036. drive->info[Iconfig], drive->info[Icapabilities]);
  2037. if(drive->dma)
  2038. n += snprint(p+n, l-n, " dma %8.8X dmactl %8.8X",
  2039. drive->dma, drive->dmactl);
  2040. if(drive->rwm)
  2041. n += snprint(p+n, l-n, " rwm %u rwmctl %u",
  2042. drive->rwm, drive->rwmctl);
  2043. if(drive->flags&Lba48)
  2044. n += snprint(p+n, l-n, " lba48always %s",
  2045. (drive->flags&Lba48always) ? "on" : "off");
  2046. n += snprint(p+n, l-n, "\n");
  2047. n += snprint(p+n, l-n, "interrupts read %lu write %lu cmds %lu\n",
  2048. drive->intrd, drive->intwr, drive->intcmd);
  2049. if(drive->sectors){
  2050. n += snprint(p+n, l-n, "geometry %lld %d",
  2051. drive->sectors, drive->secsize);
  2052. if(drive->pkt == 0)
  2053. n += snprint(p+n, l-n, " %d %d %d",
  2054. drive->c, drive->h, drive->s);
  2055. n += snprint(p+n, l-n, "\n");
  2056. }
  2057. qunlock(&drive->ql);
  2058. return n;
  2059. }
  2060. static int
  2061. atawctl(SDunit* unit, Cmdbuf* cb)
  2062. {
  2063. Proc *up = externup();
  2064. int period;
  2065. Ctlr *ctlr;
  2066. Drive *drive;
  2067. if((ctlr = unit->dev->ctlr) == nil || ctlr->drive[unit->subno] == nil)
  2068. return 0;
  2069. drive = ctlr->drive[unit->subno];
  2070. qlock(&drive->ql);
  2071. if(waserror()){
  2072. qunlock(&drive->ql);
  2073. nexterror();
  2074. }
  2075. /*
  2076. * Dma and rwm control is passive at the moment,
  2077. * i.e. it is assumed that the hardware is set up
  2078. * correctly already either by the BIOS or when
  2079. * the drive was initially identified.
  2080. */
  2081. if(strcmp(cb->f[0], "dma") == 0){
  2082. if(cb->nf != 2 || drive->dma == 0)
  2083. error(Ebadctl);
  2084. if(strcmp(cb->f[1], "on") == 0)
  2085. drive->dmactl = drive->dma;
  2086. else if(strcmp(cb->f[1], "off") == 0)
  2087. drive->dmactl = 0;
  2088. else
  2089. error(Ebadctl);
  2090. }
  2091. else if(strcmp(cb->f[0], "rwm") == 0){
  2092. if(cb->nf != 2 || drive->rwm == 0)
  2093. error(Ebadctl);
  2094. if(strcmp(cb->f[1], "on") == 0)
  2095. drive->rwmctl = drive->rwm;
  2096. else if(strcmp(cb->f[1], "off") == 0)
  2097. drive->rwmctl = 0;
  2098. else
  2099. error(Ebadctl);
  2100. }
  2101. else if(strcmp(cb->f[0], "standby") == 0){
  2102. switch(cb->nf){
  2103. default:
  2104. error(Ebadctl);
  2105. case 2:
  2106. period = strtol(cb->f[1], 0, 0);
  2107. if(period && (period < 30 || period > 240*5))
  2108. error(Ebadctl);
  2109. period /= 5;
  2110. break;
  2111. }
  2112. if(atastandby(drive, period) != SDok)
  2113. error(Ebadctl);
  2114. }
  2115. else if(strcmp(cb->f[0], "lba48always") == 0){
  2116. if(cb->nf != 2 || !(drive->flags&Lba48))
  2117. error(Ebadctl);
  2118. if(strcmp(cb->f[1], "on") == 0)
  2119. drive->flags |= Lba48always;
  2120. else if(strcmp(cb->f[1], "off") == 0)
  2121. drive->flags &= ~Lba48always;
  2122. else
  2123. error(Ebadctl);
  2124. }
  2125. else
  2126. error(Ebadctl);
  2127. qunlock(&drive->ql);
  2128. poperror();
  2129. return 0;
  2130. }
  2131. SDifc sdataifc = {
  2132. "ata", /* name */
  2133. atapnp, /* pnp */
  2134. atalegacy, /* legacy */
  2135. ataenable, /* enable */
  2136. atadisable, /* disable */
  2137. scsiverify, /* verify */
  2138. scsionline, /* online */
  2139. atario, /* rio */
  2140. atarctl, /* rctl */
  2141. atawctl, /* wctl */
  2142. scsibio, /* bio */
  2143. ataprobew, /* probe */
  2144. ataclear, /* clear */
  2145. atastat, /* rtopctl */
  2146. nil, /* wtopctl */
  2147. };