8250.c 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374
  1. #include "all.h"
  2. #include "mem.h"
  3. #include "ureg.h"
  4. #include "io.h"
  5. /*
  6. * INS8250 uart
  7. */
  8. enum
  9. {
  10. /*
  11. * register numbers
  12. */
  13. Data= 0, /* xmit/rcv buffer */
  14. Iena= 1, /* interrupt enable */
  15. Ircv= (1<<0), /* for char rcv'd */
  16. Ixmt= (1<<1), /* for xmit buffer empty */
  17. Irstat=(1<<2), /* for change in rcv'er status */
  18. Imstat=(1<<3), /* for change in modem status */
  19. Istat= 2, /* interrupt flag (read) */
  20. Fenabd=(3<<6), /* on if fifo's enabled */
  21. Fifoctl=2, /* fifo control (write) */
  22. Fena= (1<<0), /* enable xmit/rcv fifos */
  23. Ftrig= (1<<6), /* trigger after 4 input characters */
  24. Fclear=(3<<1), /* clear xmit & rcv fifos */
  25. Format= 3, /* byte format */
  26. Bits8= (3<<0), /* 8 bits/byte */
  27. Stop2= (1<<2), /* 2 stop bits */
  28. Pena= (1<<3), /* generate parity */
  29. Peven= (1<<4), /* even parity */
  30. Pforce=(1<<5), /* force parity */
  31. Break= (1<<6), /* generate a break */
  32. Dra= (1<<7), /* address the divisor */
  33. Mctl= 4, /* modem control */
  34. Dtr= (1<<0), /* data terminal ready */
  35. Rts= (1<<1), /* request to send */
  36. Ri= (1<<2), /* ring */
  37. Inton= (1<<3), /* turn on interrupts */
  38. Loop= (1<<4), /* loop back */
  39. Lstat= 5, /* line status */
  40. Inready=(1<<0), /* receive buffer full */
  41. Oerror=(1<<1), /* receiver overrun */
  42. Perror=(1<<2), /* receiver parity error */
  43. Ferror=(1<<3), /* rcv framing error */
  44. Outready=(1<<5), /* output buffer empty */
  45. Mstat= 6, /* modem status */
  46. Ctsc= (1<<0), /* clear to send changed */
  47. Dsrc= (1<<1), /* data set ready changed */
  48. Rire= (1<<2), /* rising edge of ring indicator */
  49. Dcdc= (1<<3), /* data carrier detect changed */
  50. Cts= (1<<4), /* complement of clear to send line */
  51. Dsr= (1<<5), /* complement of data set ready line */
  52. Ring= (1<<6), /* complement of ring indicator line */
  53. Dcd= (1<<7), /* complement of data carrier detect line */
  54. Scratch=7, /* scratchpad */
  55. Dlsb= 0, /* divisor lsb */
  56. Dmsb= 1, /* divisor msb */
  57. Serial= 0,
  58. Modem= 1,
  59. };
  60. typedef struct Uart Uart;
  61. struct Uart
  62. {
  63. int port;
  64. uchar sticky[8]; /* sticky write register values */
  65. int nofifo;
  66. void (*rx)(int); /* routine to take a received character */
  67. int (*tx)(void); /* routine to get a character to transmit */
  68. ulong frame;
  69. ulong overrun;
  70. };
  71. Uart uart[2];
  72. #define UartFREQ 1843200
  73. #define uartwrreg(u,r,v) outb((u)->port + r, (u)->sticky[r] | (v))
  74. #define uartrdreg(u,r) inb((u)->port + r)
  75. /*
  76. * set the baud rate by calculating and setting the baudrate
  77. * generator constant. This will work with fairly non-standard
  78. * baud rates.
  79. */
  80. static void
  81. uartsetbaud(Uart *up, int rate)
  82. {
  83. ulong brconst;
  84. brconst = (UartFREQ+8*rate-1)/(16*rate);
  85. uartwrreg(up, Format, Dra);
  86. outb(up->port+Dmsb, (brconst>>8) & 0xff);
  87. outb(up->port+Dlsb, brconst & 0xff);
  88. uartwrreg(up, Format, 0);
  89. }
  90. /*
  91. * toggle DTR
  92. */
  93. static void
  94. uartdtr(Uart *up, int n)
  95. {
  96. if(n)
  97. up->sticky[Mctl] |= Dtr;
  98. else
  99. up->sticky[Mctl] &= ~Dtr;
  100. uartwrreg(up, Mctl, 0);
  101. }
  102. /*
  103. * toggle RTS
  104. */
  105. static void
  106. uartrts(Uart *up, int n)
  107. {
  108. if(n)
  109. up->sticky[Mctl] |= Rts;
  110. else
  111. up->sticky[Mctl] &= ~Rts;
  112. uartwrreg(up, Mctl, 0);
  113. }
  114. /*
  115. * Enable/disable FIFOs (if possible).
  116. */
  117. static void
  118. uartfifo(Uart *up, int n)
  119. {
  120. int i, s;
  121. if(up->nofifo)
  122. return;
  123. s = splhi();
  124. /* reset fifos */
  125. uartwrreg(up, Fifoctl, Fclear);
  126. /* empty buffer and interrupt conditions */
  127. for(i = 0; i < 16; i++){
  128. uartrdreg(up, Istat);
  129. uartrdreg(up, Data);
  130. }
  131. /* turn on fifo */
  132. if(n){
  133. uartwrreg(up, Fifoctl, Fena|Ftrig);
  134. if((uartrdreg(up, Istat) & Fenabd) == 0){
  135. /* didn't work, must be an earlier chip type */
  136. up->nofifo = 1;
  137. }
  138. }
  139. splx(s);
  140. }
  141. static void
  142. uartintr(Ureg *ur, void *arg)
  143. {
  144. Uart *up;
  145. int ch;
  146. int s, l, loops;
  147. USED(ur);
  148. up = arg;
  149. for(loops = 0; loops < 1024; loops++){
  150. s = uartrdreg(up, Istat);
  151. switch(s & 0x3F){
  152. case 6: /* receiver line status */
  153. l = uartrdreg(up, Lstat);
  154. if(l & Ferror)
  155. up->frame++;
  156. if(l & Oerror)
  157. up->overrun++;
  158. break;
  159. case 4: /* received data available */
  160. case 12:
  161. ch = inb(up->port+Data);
  162. #ifndef nohacks
  163. if((ch & 0x7F) == 0x10)
  164. firmware();
  165. #endif /* nohacks */
  166. if(up->rx)
  167. (*up->rx)(ch & 0x7F);
  168. break;
  169. case 2: /* transmitter empty */
  170. ch = -1;
  171. if(up->tx)
  172. ch = (*up->tx)();
  173. if(ch != -1)
  174. outb(up->port+Data, ch);
  175. break;
  176. case 0: /* modem status */
  177. uartrdreg(up, Mstat);
  178. break;
  179. default:
  180. if(s&1)
  181. return;
  182. print("weird modem interrupt #%2.2ux\n", s);
  183. break;
  184. }
  185. }
  186. panic("uartintr: 0x%2.2ux\n", uartrdreg(up, Istat));
  187. }
  188. /*
  189. * turn on a port's interrupts. set DTR and RTS
  190. */
  191. static void
  192. uartenable(Uart *up)
  193. {
  194. /*
  195. * turn on interrupts
  196. */
  197. up->sticky[Iena] = 0;
  198. if(up->tx)
  199. up->sticky[Iena] |= Ixmt;
  200. if(up->rx)
  201. up->sticky[Iena] |= Ircv|Irstat;
  202. /*
  203. * turn on DTR and RTS
  204. */
  205. uartdtr(up, 1);
  206. uartrts(up, 1);
  207. uartfifo(up, 1);
  208. uartwrreg(up, Iena, 0);
  209. }
  210. void
  211. uartspecial(int port, void (*rx)(int), int (*tx)(void), int baud)
  212. {
  213. Uart *up = &uart[0];
  214. if(up->port)
  215. return;
  216. switch(port){
  217. case 0:
  218. up->port = 0x3F8;
  219. setvec(Uart0vec, uartintr, up);
  220. break;
  221. case 1:
  222. up->port = 0x2F8;
  223. setvec(Uart1vec, uartintr, up);
  224. break;
  225. default:
  226. return;
  227. }
  228. /*
  229. * set rate to 9600 baud.
  230. * 8 bits/character.
  231. * 1 stop bit.
  232. * interrupts enabled.
  233. */
  234. uartsetbaud(up, 9600);
  235. up->sticky[Format] = Bits8;
  236. uartwrreg(up, Format, 0);
  237. up->sticky[Mctl] |= Inton;
  238. uartwrreg(up, Mctl, 0x0);
  239. up->rx = rx;
  240. up->tx = tx;
  241. uartenable(up);
  242. if(baud)
  243. uartsetbaud(up, baud);
  244. }
  245. int
  246. uartgetc(void)
  247. {
  248. Uart *up = &uart[0];
  249. if(uartrdreg(up, Lstat) & Inready)
  250. return inb(up->port+Data);
  251. return 0;
  252. }
  253. void
  254. uartputc(int c)
  255. {
  256. Uart *up = &uart[0];
  257. int i;
  258. for(i = 0; i < 100; i++){
  259. if(uartrdreg(up, Lstat) & Outready)
  260. break;
  261. delay(1);
  262. }
  263. outb(up->port+Data, c);
  264. }
  265. void
  266. uartspecial1(int port, void (*rx)(int), int (*tx)(void), int baud)
  267. {
  268. Uart *up = &uart[1];
  269. if(up->port)
  270. return;
  271. switch(port){
  272. case 0:
  273. up->port = 0x3F8;
  274. setvec(Uart0vec, uartintr, up);
  275. break;
  276. case 1:
  277. up->port = 0x2F8;
  278. setvec(Uart1vec, uartintr, up);
  279. break;
  280. default:
  281. return;
  282. }
  283. /*
  284. * set rate to 9600 baud.
  285. * 8 bits/character.
  286. * 1 stop bit.
  287. * interrupts enabled.
  288. */
  289. uartsetbaud(up, 9600);
  290. up->sticky[Format] = Bits8;
  291. uartwrreg(up, Format, 0);
  292. up->sticky[Mctl] |= Inton;
  293. uartwrreg(up, Mctl, 0x0);
  294. up->rx = rx;
  295. up->tx = tx;
  296. uartenable(up);
  297. if(baud)
  298. uartsetbaud(up, baud);
  299. }
  300. int
  301. uartgetc1(void)
  302. {
  303. Uart *up = &uart[1];
  304. if(uartrdreg(up, Lstat) & Inready)
  305. return inb(up->port+Data);
  306. return 0;
  307. }
  308. void
  309. uartputc1(int c)
  310. {
  311. Uart *up = &uart[1];
  312. int i;
  313. for(i = 0; i < 100; i++){
  314. if(uartrdreg(up, Lstat) & Outready)
  315. break;
  316. delay(1);
  317. }
  318. outb(up->port+Data, c);
  319. }