ether82563.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164
  1. /*
  2. * This file is part of the UCB release of Plan 9. It is subject to the license
  3. * terms in the LICENSE file found in the top-level directory of this
  4. * distribution and at http://akaros.cs.berkeley.edu/files/Plan9License. No
  5. * part of the UCB release of Plan 9, including this file, may be copied,
  6. * modified, propagated, or distributed except according to the terms contained
  7. * in the LICENSE file.
  8. */
  9. /*
  10. * Intel 8256[367], 8257[1-9], 82573[ev],
  11. * 82575eb, 82576, 82577, 82579, 8258[03]
  12. * Gigabit Ethernet PCI-Express Controllers
  13. * Coraid EtherDrive® hba
  14. * This rewrite has only been tested on 82579
  15. */
  16. #include "u.h"
  17. #include "../port/lib.h"
  18. #include "mem.h"
  19. #include "dat.h"
  20. #include "fns.h"
  21. #include "io.h"
  22. #include "../port/error.h"
  23. #include "../port/netif.h"
  24. #include "etherif.h"
  25. /*
  26. * note: the 82575, 82576 and 82580 are operated using registers aliased
  27. * to the 82563-style architecture. many features seen in the 82598
  28. * are also seen in the 82575 part.
  29. */
  30. enum {
  31. /* General */
  32. Ctrl = 0x0000, /* Device Control */
  33. Status = 0x0008, /* Device Status */
  34. Eec = 0x0010, /* EEPROM/Flash Control/Data */
  35. Eerd = 0x0014, /* EEPROM Read */
  36. Ctrlext = 0x0018, /* Extended Device Control */
  37. Fla = 0x001C, /* Flash Access */
  38. Mdic = 0x0020, /* MDI Control */
  39. Seresctl = 0x0024, /* Serdes ana */
  40. Fcal = 0x0028, /* Flow Control Address Low */
  41. Fcah = 0x002C, /* Flow Control Address High */
  42. Fct = 0x0030, /* Flow Control Type */
  43. Kumctrlsta = 0x0034, /* Kumeran Control and Status Register */
  44. Vet = 0x0038, /* VLAN EtherType */
  45. Fcttv = 0x0170, /* Flow Control Transmit Timer Value */
  46. Txcw = 0x0178, /* Transmit Configuration Word */
  47. Rxcw = 0x0180, /* Receive Configuration Word */
  48. Ledctl = 0x0E00, /* LED control */
  49. Pba = 0x1000, /* Packet Buffer Allocation */
  50. Pbs = 0x1008, /* Packet Buffer Size */
  51. /* Interrupt */
  52. Icr = 0x00C0, /* Interrupt Cause Read */
  53. Itr = 0x00C4, /* Interrupt Throttling Rate */
  54. Ics = 0x00C8, /* Interrupt Cause Set */
  55. Ims = 0x00D0, /* Interrupt Mask Set/Read */
  56. Imc = 0x00D8, /* Interrupt mask Clear */
  57. Iam = 0x00E0, /* Interrupt acknowledge Auto Mask */
  58. Eitr = 0x1680, /* Extended itr; 82575/6 80 only */
  59. /* Receive */
  60. Rctl = 0x0100, /* Control */
  61. Ert = 0x2008, /* Early Receive Threshold (573[EVL], 82578 only) */
  62. Fcrtl = 0x2160, /* Flow Control RX Threshold Low */
  63. Fcrth = 0x2168, /* Flow Control Rx Threshold High */
  64. Psrctl = 0x2170, /* Packet Split Receive Control */
  65. Drxmxod = 0x2540, /* dma max outstanding bytes (82575) */
  66. Rdbal = 0x2800, /* Rdesc Base Address Low Queue 0 */
  67. Rdbah = 0x2804, /* Rdesc Base Address High Queue 0 */
  68. Rdlen = 0x2808, /* Descriptor Length Queue 0 */
  69. Srrctl = 0x280C, /* split and replication rx control (82575) */
  70. Rdh = 0x2810, /* Descriptor Head Queue 0 */
  71. Rdt = 0x2818, /* Descriptor Tail Queue 0 */
  72. Rdtr = 0x2820, /* Descriptor Timer Ring */
  73. Rxdctl = 0x2828, /* Descriptor Control */
  74. Radv = 0x282C, /* Interrupt Absolute Delay Timer */
  75. Rdbal1 = 0x2900, /* Rdesc Base Address Low Queue 1 */
  76. Rdbah1 = 0x2804, /* Rdesc Base Address High Queue 1 */
  77. Rdlen1 = 0x2908, /* Descriptor Length Queue 1 */
  78. Rdh1 = 0x2910, /* Descriptor Head Queue 1 */
  79. Rdt1 = 0x2918, /* Descriptor Tail Queue 1 */
  80. Rxdctl1 = 0x2928, /* Descriptor Control Queue 1 */
  81. Rsrpd = 0x2C00, /* Small Packet Detect */
  82. Raid = 0x2C08, /* ACK interrupt delay */
  83. Cpuvec = 0x2C10, /* CPU Vector */
  84. Rxcsum = 0x5000, /* Checksum Control */
  85. Rmpl = 0x5004, /* rx maximum packet length (82575) */
  86. Rfctl = 0x5008, /* Filter Control */
  87. Mta = 0x5200, /* Multicast Table Array */
  88. Ral = 0x5400, /* Receive Address Low */
  89. Rah = 0x5404, /* Receive Address High */
  90. Vfta = 0x5600, /* VLAN Filter Table Array */
  91. Mrqc = 0x5818, /* Multiple Receive Queues Command */
  92. Rssim = 0x5864, /* RSS Interrupt Mask */
  93. Rssir = 0x5868, /* RSS Interrupt Request */
  94. Reta = 0x5c00, /* Redirection Table */
  95. Rssrk = 0x5c80, /* RSS Random Key */
  96. /* Transmit */
  97. Tctl = 0x0400, /* Transmit Control */
  98. Tipg = 0x0410, /* Transmit IPG */
  99. Tkabgtxd = 0x3004, /* glci afe band gap transmit ref data, or something */
  100. Tdbal = 0x3800, /* Tdesc Base Address Low */
  101. Tdbah = 0x3804, /* Tdesc Base Address High */
  102. Tdlen = 0x3808, /* Descriptor Length */
  103. Tdh = 0x3810, /* Descriptor Head */
  104. Tdt = 0x3818, /* Descriptor Tail */
  105. Tidv = 0x3820, /* Interrupt Delay Value */
  106. Txdctl = 0x3828, /* Descriptor Control */
  107. Tadv = 0x382C, /* Interrupt Absolute Delay Timer */
  108. Tarc0 = 0x3840, /* Arbitration Counter Queue 0 */
  109. Tdbal1 = 0x3900, /* Descriptor Base Low Queue 1 */
  110. Tdbah1 = 0x3904, /* Descriptor Base High Queue 1 */
  111. Tdlen1 = 0x3908, /* Descriptor Length Queue 1 */
  112. Tdh1 = 0x3910, /* Descriptor Head Queue 1 */
  113. Tdt1 = 0x3918, /* Descriptor Tail Queue 1 */
  114. Txdctl1 = 0x3928, /* Descriptor Control 1 */
  115. Tarc1 = 0x3940, /* Arbitration Counter Queue 1 */
  116. /* Statistics */
  117. Statistics = 0x4000, /* Start of Statistics Area */
  118. Gorcl = 0x88/4, /* Good Octets Received Count */
  119. Gotcl = 0x90/4, /* Good Octets Transmitted Count */
  120. Torl = 0xC0/4, /* Total Octets Received */
  121. Totl = 0xC8/4, /* Total Octets Transmitted */
  122. Nstatistics = 0x124/4,
  123. };
  124. enum { /* Ctrl */
  125. GIOmd = 1<<2, /* BIO master disable */
  126. Lrst = 1<<3, /* link reset */
  127. Slu = 1<<6, /* Set Link Up */
  128. SspeedMASK = 3<<8, /* Speed Selection */
  129. SspeedSHIFT = 8,
  130. Sspeed10 = 0x00000000, /* 10Mb/s */
  131. Sspeed100 = 0x00000100, /* 100Mb/s */
  132. Sspeed1000 = 0x00000200, /* 1000Mb/s */
  133. Frcspd = 1<<11, /* Force Speed */
  134. Frcdplx = 1<<12, /* Force Duplex */
  135. SwdpinsloMASK = 0x003C0000, /* Software Defined Pins - lo nibble */
  136. SwdpinsloSHIFT = 18,
  137. SwdpioloMASK = 0x03C00000, /* Software Defined Pins - I or O */
  138. SwdpioloSHIFT = 22,
  139. Devrst = 1<<26, /* Device Reset */
  140. Rfce = 1<<27, /* Receive Flow Control Enable */
  141. Tfce = 1<<28, /* Transmit Flow Control Enable */
  142. Vme = 1<<30, /* VLAN Mode Enable */
  143. Phyrst = 1<<31, /* Phy Reset */
  144. };
  145. enum { /* Status */
  146. Lu = 1<<1, /* Link Up */
  147. Lanid = 3<<2, /* mask for Lan ID. */
  148. Txoff = 1<<4, /* Transmission Paused */
  149. Tbimode = 1<<5, /* TBI Mode Indication */
  150. Phyra = 1<<10, /* PHY Reset Asserted */
  151. GIOme = 1<<19, /* GIO Master Enable Status */
  152. };
  153. enum { /* Eerd */
  154. EEstart = 1<<0, /* Start Read */
  155. EEdone = 1<<1, /* Read done */
  156. };
  157. enum { /* Ctrlext */
  158. Asdchk = 1<<12, /* ASD Check */
  159. Eerst = 1<<13, /* EEPROM Reset */
  160. Spdbyps = 1<<15, /* Speed Select Bypass */
  161. Linkmode = 3<<23, /* linkmode */
  162. Serdes = 3<<23, /* " serdes */
  163. };
  164. enum { /* EEPROM content offsets */
  165. Ea = 0x00, /* Ethernet Address */
  166. Cf = 0x03, /* Compatibility Field */
  167. Icw1 = 0x0A, /* Initialization Control Word 1 */
  168. Sid = 0x0B, /* Subsystem ID */
  169. Svid = 0x0C, /* Subsystem Vendor ID */
  170. Did = 0x0D, /* Device ID */
  171. Vid = 0x0E, /* Vendor ID */
  172. Icw2 = 0x0F, /* Initialization Control Word 2 */
  173. };
  174. enum { /* Mdic */
  175. MDIdMASK = 0x0000FFFF, /* Data */
  176. MDIdSHIFT = 0,
  177. MDIrMASK = 0x001F0000, /* PHY Register Address */
  178. MDIrSHIFT = 16,
  179. MDIpMASK = 0x03E00000, /* PHY Address */
  180. MDIpSHIFT = 21,
  181. MDIwop = 0x04000000, /* Write Operation */
  182. MDIrop = 0x08000000, /* Read Operation */
  183. MDIready = 0x10000000, /* End of Transaction */
  184. MDIie = 0x20000000, /* Interrupt Enable */
  185. MDIe = 0x40000000, /* Error */
  186. };
  187. enum { /* phy interface registers */
  188. Phyctl = 0, /* phy ctl */
  189. Physsr = 17, /* phy secondary status */
  190. Phyier = 18, /* 82573 phy interrupt enable */
  191. Phyisr = 19, /* 82563 phy interrupt status */
  192. Phylhr = 19, /* 8257[12] link health */
  193. Phyprst = 193<<8 | 17, /* 8256[34] phy port reset */
  194. Phypage = 22, /* 8256[34] page register */
  195. Phystat = 26, /* 82580 phy status */
  196. Phyapage = 29,
  197. Rtlink = 1<<10, /* realtime link status */
  198. Phyan = 1<<11, /* phy has auto-negotiated */
  199. /* Phyctl bits */
  200. Ran = 1<<9, /* restart auto-negotiation */
  201. Ean = 1<<12, /* enable auto-negotiation */
  202. /* Phyprst bits */
  203. Prst = 1<<0, /* reset the port */
  204. /* 82573 Phyier bits */
  205. Lscie = 1<<10, /* link status changed ie */
  206. Ancie = 1<<11, /* auto-negotiation complete ie */
  207. Spdie = 1<<14, /* speed changed ie */
  208. Panie = 1<<15, /* phy auto-negotiation error ie */
  209. /* Phylhr/Phyisr bits */
  210. Anf = 1<<6, /* lhr: auto-negotiation fault */
  211. Ane = 1<<15, /* isr: auto-negotiation error */
  212. /* 82580 Phystat bits */
  213. Ans = 1<<14 | 1<<15, /* 82580 auto-negotiation status */
  214. Link = 1<<6, /* 82580 Link */
  215. /* Rxcw builtin serdes */
  216. Anc = 1<<31,
  217. Rxsynch = 1<<30,
  218. Rxcfg = 1<<29,
  219. Rxcfgch = 1<<28,
  220. Rxcfgbad = 1<<27,
  221. Rxnc = 1<<26,
  222. /* Txcw */
  223. Txane = 1<<31,
  224. Txcfg = 1<<30,
  225. };
  226. enum { /* fiber (pcs) interface */
  227. Pcsctl = 0x4208, /* pcs control */
  228. Pcsstat = 0x420c, /* pcs status */
  229. /* Pcsctl bits */
  230. Pan = 1<<16, /* auto-negotiate */
  231. Prestart = 1<<17, /* restart an (self clearing) */
  232. /* Pcsstat bits */
  233. Linkok = 1<<0, /* link is okay */
  234. Andone = 1<<16, /* an phase is done see below for success */
  235. Anbad = 1<<19 | 1<<20, /* Anerror | Anremfault */
  236. };
  237. enum { /* Icr, Ics, Ims, Imc */
  238. Txdw = 0x00000001, /* Transmit Descriptor Written Back */
  239. Txqe = 0x00000002, /* Transmit Queue Empty */
  240. Lsc = 0x00000004, /* Link Status Change */
  241. Rxseq = 0x00000008, /* Receive Sequence Error */
  242. Rxdmt0 = 0x00000010, /* Rdesc Minimum Threshold Reached */
  243. Rxo = 0x00000040, /* Receiver Overrun */
  244. Rxt0 = 0x00000080, /* Receiver Timer Interrupt; !82575/6/80 only */
  245. Rxdw = 0x00000080, /* Rdesc write back; 82575/6/80 only */
  246. Mdac = 0x00000200, /* MDIO Access Completed */
  247. Rxcfgsets = 0x00000400, /* Receiving /C/ ordered sets */
  248. Gpi0 = 0x00000800, /* General Purpose Interrupts */
  249. Gpi1 = 0x00001000,
  250. Gpi2 = 0x00002000,
  251. Gpi3 = 0x00004000,
  252. Ack = 0x00020000, /* Receive ACK frame */
  253. };
  254. enum { /* Txcw */
  255. TxcwFd = 0x00000020, /* Full Duplex */
  256. TxcwHd = 0x00000040, /* Half Duplex */
  257. TxcwPauseMASK = 0x00000180, /* Pause */
  258. TxcwPauseSHIFT = 7,
  259. TxcwPs = 1<<TxcwPauseSHIFT, /* Pause Supported */
  260. TxcwAs = 2<<TxcwPauseSHIFT, /* Asymmetric FC desired */
  261. TxcwRfiMASK = 0x00003000, /* Remote Fault Indication */
  262. TxcwRfiSHIFT = 12,
  263. TxcwNpr = 0x00008000, /* Next Page Request */
  264. TxcwConfig = 0x40000000, /* Transmit Config Control */
  265. TxcwAne = 0x80000000, /* Auto-Negotiation Enable */
  266. };
  267. enum { /* Rctl */
  268. Rrst = 0x00000001, /* Receiver Software Reset */
  269. Ren = 0x00000002, /* Receiver Enable */
  270. Sbp = 0x00000004, /* Store Bad Packets */
  271. Upe = 0x00000008, /* Unicast Promiscuous Enable */
  272. Mpe = 0x00000010, /* Multicast Promiscuous Enable */
  273. Lpe = 0x00000020, /* Long Packet Reception Enable */
  274. LbmMASK = 0x000000C0, /* Loopback Mode */
  275. LbmOFF = 0x00000000, /* No Loopback */
  276. LbmTBI = 0x00000040, /* TBI Loopback */
  277. LbmMII = 0x00000080, /* GMII/MII Loopback */
  278. LbmXCVR = 0x000000C0, /* Transceiver Loopback */
  279. RdtmsHALF = 0x00000000, /* Threshold is 1/2 Rdlen */
  280. RdtmsQUARTER = 0x00000100, /* Threshold is 1/4 Rdlen */
  281. RdtmsEIGHTH = 0x00000200, /* Threshold is 1/8 Rdlen */
  282. RdtmsMASK = 0x00000300, /* Rdesc Minimum Threshold Size */
  283. MoMASK = 0x00003000, /* Multicast Offset */
  284. Bam = 0x00008000, /* Broadcast Accept Mode */
  285. BsizeMASK = 0x00030000, /* Receive Buffer Size */
  286. Bsize16384 = 0x00010000, /* Bsex = 1 */
  287. Bsize8192 = 0x00020000, /* Bsex = 1 */
  288. Bsize2048 = 0x00000000,
  289. Bsize1024 = 0x00010000,
  290. Bsize512 = 0x00020000,
  291. Bsize256 = 0x00030000,
  292. BsizeFlex = 0x08000000, /* Flexible Bsize in 1KB increments */
  293. Vfe = 0x00040000, /* VLAN Filter Enable */
  294. Cfien = 0x00080000, /* Canonical Form Indicator Enable */
  295. Cfi = 0x00100000, /* Canonical Form Indicator value */
  296. Dpf = 0x00400000, /* Discard Pause Frames */
  297. Pmcf = 0x00800000, /* Pass MAC Control Frames */
  298. Bsex = 0x02000000, /* Buffer Size Extension */
  299. Secrc = 0x04000000, /* Strip CRC from incoming packet */
  300. };
  301. enum { /* Srrctl */
  302. Dropen = 1<<31,
  303. };
  304. enum { /* Tctl */
  305. Trst = 0x00000001, /* Transmitter Software Reset */
  306. Ten = 0x00000002, /* Transmit Enable */
  307. Psp = 0x00000008, /* Pad Short Packets */
  308. Mulr = 0x10000000, /* Allow multiple concurrent requests */
  309. CtMASK = 0x00000FF0, /* Collision Threshold */
  310. CtSHIFT = 4,
  311. ColdMASK = 0x003FF000, /* Collision Distance */
  312. ColdSHIFT = 12,
  313. Swxoff = 0x00400000, /* Sofware XOFF Transmission */
  314. Pbe = 0x00800000, /* Packet Burst Enable */
  315. Rtlc = 0x01000000, /* Re-transmit on Late Collision */
  316. Nrtu = 0x02000000, /* No Re-transmit on Underrrun */
  317. };
  318. enum { /* [RT]xdctl */
  319. PthreshMASK = 0x0000003F, /* Prefetch Threshold */
  320. PthreshSHIFT = 0,
  321. HthreshMASK = 0x00003F00, /* Host Threshold */
  322. HthreshSHIFT = 8,
  323. WthreshMASK = 0x003F0000, /* Writeback Threshold */
  324. WthreshSHIFT = 16,
  325. Gran = 0x01000000, /* Granularity; not 82575 */
  326. Qenable = 0x02000000, /* Queue Enable (82575) */
  327. };
  328. enum { /* Rxcsum */
  329. PcssMASK = 0x00FF, /* Packet Checksum Start */
  330. PcssSHIFT = 0,
  331. Ipofl = 0x0100, /* IP Checksum Off-load Enable */
  332. Tuofl = 0x0200, /* TCP/UDP Checksum Off-load Enable */
  333. };
  334. enum { /* Receive Delay Timer Ring */
  335. DelayMASK = 0xFFFF, /* delay timer in 1.024nS increments */
  336. DelaySHIFT = 0,
  337. Fpd = 0x80000000, /* Flush partial Descriptor Block */
  338. };
  339. typedef struct Rd { /* Receive Descriptor */
  340. uint32_t addr[2];
  341. uint16_t length;
  342. uint16_t checksum;
  343. uint8_t status;
  344. uint8_t errors;
  345. uint16_t special;
  346. } Rd;
  347. enum { /* Rd status */
  348. Rdd = 0x01, /* Descriptor Done */
  349. Reop = 0x02, /* End of Packet */
  350. Ixsm = 0x04, /* Ignore Checksum Indication */
  351. Vp = 0x08, /* Packet is 802.1Q (matched VET) */
  352. Tcpcs = 0x20, /* TCP Checksum Calculated on Packet */
  353. Ipcs = 0x40, /* IP Checksum Calculated on Packet */
  354. Pif = 0x80, /* Passed in-exact filter */
  355. };
  356. enum { /* Rd errors */
  357. Ce = 0x01, /* CRC Error or Alignment Error */
  358. Se = 0x02, /* Symbol Error */
  359. Seq = 0x04, /* Sequence Error */
  360. Cxe = 0x10, /* Carrier Extension Error */
  361. Tcpe = 0x20, /* TCP/UDP Checksum Error */
  362. Ipe = 0x40, /* IP Checksum Error */
  363. Rxe = 0x80, /* RX Data Error */
  364. };
  365. typedef struct { /* Transmit Descriptor */
  366. uint32_t addr[2]; /* Data */
  367. uint32_t control;
  368. uint32_t status;
  369. } Td;
  370. enum { /* Tdesc control */
  371. LenMASK = 0x000FFFFF, /* Data/Packet Length Field */
  372. LenSHIFT = 0,
  373. DtypeCD = 0x00000000, /* Data Type 'Context Descriptor' */
  374. DtypeDD = 0x00100000, /* Data Type 'Data Descriptor' */
  375. PtypeTCP = 0x01000000, /* TCP/UDP Packet Type (CD) */
  376. Teop = 0x01000000, /* End of Packet (DD) */
  377. PtypeIP = 0x02000000, /* IP Packet Type (CD) */
  378. Ifcs = 0x02000000, /* Insert FCS (DD) */
  379. Tse = 0x04000000, /* TCP Segmentation Enable */
  380. Rs = 0x08000000, /* Report Status */
  381. Rps = 0x10000000, /* Report Status Sent */
  382. Dext = 0x20000000, /* Descriptor Extension */
  383. Vle = 0x40000000, /* VLAN Packet Enable */
  384. Ide = 0x80000000, /* Interrupt Delay Enable */
  385. };
  386. enum { /* Tdesc status */
  387. Tdd = 0x0001, /* Descriptor Done */
  388. Ec = 0x0002, /* Excess Collisions */
  389. Lc = 0x0004, /* Late Collision */
  390. Tu = 0x0008, /* Transmit Underrun */
  391. CssMASK = 0xFF00, /* Checksum Start Field */
  392. CssSHIFT = 8,
  393. };
  394. typedef struct {
  395. uint16_t *reg;
  396. uint32_t *reg32;
  397. int sz;
  398. } Flash;
  399. enum {
  400. /* 16 and 32-bit flash registers for ich flash parts */
  401. Bfpr = 0x00/4, /* flash base 0:12; lim 16:28 */
  402. Fsts = 0x04/2, /* flash status; Hsfsts */
  403. Fctl = 0x06/2, /* flash control; Hsfctl */
  404. Faddr = 0x08/4, /* flash address to r/w */
  405. Fdata = 0x10/4, /* data @ address */
  406. /* status register */
  407. Fdone = 1<<0, /* flash cycle done */
  408. Fcerr = 1<<1, /* cycle error; write 1 to clear */
  409. Ael = 1<<2, /* direct access error log; 1 to clear */
  410. Scip = 1<<5, /* spi cycle in progress */
  411. Fvalid = 1<<14, /* flash descriptor valid */
  412. /* control register */
  413. Fgo = 1<<0, /* start cycle */
  414. Flcycle = 1<<1, /* two bits: r=0; w=2 */
  415. Fdbc = 1<<8, /* bytes to read; 5 bits */
  416. };
  417. enum {
  418. Nrd = 256, /* power of two */
  419. Ntd = 128, /* power of two */
  420. Nrb = 512, /* private receive buffers per Ctlr */
  421. };
  422. /*
  423. * cavet emptor: 82577/78 have been entered speculatively.
  424. * awating datasheet from intel.
  425. */
  426. enum {
  427. Iany = -1,
  428. i82563,
  429. i82566,
  430. i82567,
  431. i82567m,
  432. i82571,
  433. i82572,
  434. i82573,
  435. i82574,
  436. i82575,
  437. i82576,
  438. i82577,
  439. i82577m,
  440. i82578,
  441. i82578m,
  442. i82579,
  443. i82580,
  444. i82583,
  445. Nctlrtype,
  446. };
  447. enum {
  448. Fload = 1<<0,
  449. Fert = 1<<1,
  450. F75 = 1<<2,
  451. Fpba = 1<<3,
  452. Fflashea = 1<<4,
  453. };
  454. typedef struct Ctlrtype Ctlrtype;
  455. struct Ctlrtype {
  456. int type;
  457. int mtu;
  458. int flag;
  459. char *name;
  460. };
  461. static Ctlrtype cttab[Nctlrtype] = {
  462. i82563, 9014, Fpba, "i82563",
  463. i82566, 1514, Fload, "i82566",
  464. i82567, 9234, Fload, "i82567",
  465. i82567m, 1514, 0, "i82567m",
  466. i82571, 9234, Fpba, "i82571",
  467. i82572, 9234, Fpba, "i82572",
  468. i82573, 8192, Fert, "i82573", /* terrible perf above 8k */
  469. i82574, 9018, 0, "i82574",
  470. i82575, 9728, F75|Fflashea, "i82575",
  471. i82576, 9728, F75, "i82576",
  472. i82577, 4096, Fload|Fert, "i82577",
  473. i82577m, 1514, Fload|Fert, "i82577",
  474. i82578, 4096, Fload|Fert, "i82578",
  475. i82578m, 1514, Fload|Fert, "i82578",
  476. i82579, 9018, Fload|Fert, "i82579",
  477. i82580, 9728, F75, "i82580",
  478. i82583, 1514, 0, "i82583",
  479. };
  480. typedef struct Ctlr Ctlr;
  481. struct Ctlr {
  482. uintmem port;
  483. Pcidev *pcidev;
  484. Ctlr *next;
  485. Ether *edev;
  486. int active;
  487. int type;
  488. uint16_t eeprom[0x40];
  489. QLock alock; /* attach */
  490. int attached;
  491. int nrd;
  492. int ntd;
  493. int nrb; /* how many this Ctlr has in the pool */
  494. uint rbsz;
  495. int *nic;
  496. Lock imlock;
  497. int im; /* interrupt mask */
  498. Rendez lrendez;
  499. int lim;
  500. QLock slock;
  501. uint statistics[Nstatistics];
  502. uint lsleep;
  503. uint lintr;
  504. uint rsleep;
  505. uint rintr;
  506. uint txdw;
  507. uint tintr;
  508. uint ixsm;
  509. uint ipcs;
  510. uint tcpcs;
  511. uint speeds[4];
  512. uint phyerrata;
  513. uint8_t ra[Eaddrlen]; /* receive address */
  514. uint32_t mta[128]; /* multicast table array */
  515. Rendez rrendez;
  516. int rim;
  517. int rdfree;
  518. Rd *rdba; /* receive descriptor base address */
  519. Block **rb; /* receive buffers */
  520. int rdh; /* receive descriptor head */
  521. int rdt; /* receive descriptor tail */
  522. int rdtr; /* receive delay timer ring value */
  523. int radv; /* receive interrupt absolute delay timer */
  524. Rendez trendez;
  525. QLock tlock;
  526. int tbusy;
  527. Td *tdba; /* transmit descriptor base address */
  528. Block **tb; /* transmit buffers */
  529. int tdh; /* transmit descriptor head */
  530. int tdt; /* transmit descriptor tail */
  531. int fcrtl;
  532. int fcrth;
  533. uint pba; /* packet buffer allocation */
  534. };
  535. #define csr32r(c, r) (*((c)->nic+((r)/4)))
  536. #define csr32w(c, r, v) (*((c)->nic+((r)/4)) = (v))
  537. static Ctlr* i82563ctlrhead;
  538. static Ctlr* i82563ctlrtail;
  539. static Lock i82563rblock; /* free receive Blocks */
  540. static Block* i82563rbpool;
  541. static char *statistics[Nstatistics] = {
  542. "CRC Error",
  543. "Alignment Error",
  544. "Symbol Error",
  545. "RX Error",
  546. "Missed Packets",
  547. "Single Collision",
  548. "Excessive Collisions",
  549. "Multiple Collision",
  550. "Late Collisions",
  551. nil,
  552. "Collision",
  553. "Transmit Underrun",
  554. "Defer",
  555. "Transmit - No CRS",
  556. "Sequence Error",
  557. "Carrier Extension Error",
  558. "Receive Error Length",
  559. nil,
  560. "XON Received",
  561. "XON Transmitted",
  562. "XOFF Received",
  563. "XOFF Transmitted",
  564. "FC Received Unsupported",
  565. "Packets Received (64 Bytes)",
  566. "Packets Received (65-127 Bytes)",
  567. "Packets Received (128-255 Bytes)",
  568. "Packets Received (256-511 Bytes)",
  569. "Packets Received (512-1023 Bytes)",
  570. "Packets Received (1024-mtu Bytes)",
  571. "Good Packets Received",
  572. "Broadcast Packets Received",
  573. "Multicast Packets Received",
  574. "Good Packets Transmitted",
  575. nil,
  576. "Good Octets Received",
  577. nil,
  578. "Good Octets Transmitted",
  579. nil,
  580. nil,
  581. nil,
  582. "Receive No Buffers",
  583. "Receive Undersize",
  584. "Receive Fragment",
  585. "Receive Oversize",
  586. "Receive Jabber",
  587. "Management Packets Rx",
  588. "Management Packets Drop",
  589. "Management Packets Tx",
  590. "Total Octets Received",
  591. nil,
  592. "Total Octets Transmitted",
  593. nil,
  594. "Total Packets Received",
  595. "Total Packets Transmitted",
  596. "Packets Transmitted (64 Bytes)",
  597. "Packets Transmitted (65-127 Bytes)",
  598. "Packets Transmitted (128-255 Bytes)",
  599. "Packets Transmitted (256-511 Bytes)",
  600. "Packets Transmitted (512-1023 Bytes)",
  601. "Packets Transmitted (1024-mtu Bytes)",
  602. "Multicast Packets Transmitted",
  603. "Broadcast Packets Transmitted",
  604. "TCP Segmentation Context Transmitted",
  605. "TCP Segmentation Context Fail",
  606. "Interrupt Assertion",
  607. "Interrupt Rx Pkt Timer",
  608. "Interrupt Rx Abs Timer",
  609. "Interrupt Tx Pkt Timer",
  610. "Interrupt Tx Abs Timer",
  611. "Interrupt Tx Queue Empty",
  612. "Interrupt Tx Desc Low",
  613. "Interrupt Rx Min",
  614. "Interrupt Rx Overrun",
  615. };
  616. static char*
  617. cname(Ctlr* c)
  618. {
  619. if (c->type == Iany)
  620. return "any";
  621. return cttab[c->type].name;
  622. }
  623. static int32_t
  624. i82563ifstat(Ether *edev, void *a, int32_t n, uint32_t offset)
  625. {
  626. Ctlr *ctlr;
  627. char *s, *p, *e, *stat;
  628. int i, r;
  629. uint64_t tuvl, ruvl;
  630. ctlr = edev->ctlr;
  631. qlock(&ctlr->slock);
  632. p = s = malloc(READSTR);
  633. if(p == nil) {
  634. qunlock(&ctlr->slock);
  635. error(Enomem);
  636. }
  637. e = p + READSTR;
  638. for(i = 0; i < Nstatistics; i++){
  639. r = csr32r(ctlr, Statistics + i*4);
  640. if((stat = statistics[i]) == nil)
  641. continue;
  642. switch(i){
  643. case Gorcl:
  644. case Gotcl:
  645. case Torl:
  646. case Totl:
  647. ruvl = r;
  648. ruvl += (uint64_t)csr32r(ctlr, Statistics+(i+1)*4) << 32;
  649. tuvl = ruvl;
  650. tuvl += ctlr->statistics[i];
  651. tuvl += (uint64_t)ctlr->statistics[i+1] << 32;
  652. if(tuvl == 0)
  653. continue;
  654. ctlr->statistics[i] = tuvl;
  655. ctlr->statistics[i+1] = tuvl >> 32;
  656. p = seprint(p, e, "%s: %llud %llud\n", stat, tuvl, ruvl);
  657. i++;
  658. break;
  659. default:
  660. ctlr->statistics[i] += r;
  661. if(ctlr->statistics[i] == 0)
  662. continue;
  663. p = seprint(p, e, "%s: %ud %ud\n", stat,
  664. ctlr->statistics[i], r);
  665. break;
  666. }
  667. }
  668. p = seprint(p, e, "lintr: %ud %ud\n", ctlr->lintr, ctlr->lsleep);
  669. p = seprint(p, e, "rintr: %ud %ud\n", ctlr->rintr, ctlr->rsleep);
  670. p = seprint(p, e, "tintr: %ud %ud\n", ctlr->tintr, ctlr->txdw);
  671. p = seprint(p, e, "ixcs: %ud %ud %ud\n", ctlr->ixsm, ctlr->ipcs, ctlr->tcpcs);
  672. p = seprint(p, e, "rdtr: %ud\n", ctlr->rdtr);
  673. p = seprint(p, e, "radv: %ud\n", ctlr->radv);
  674. p = seprint(p, e, "ctrl: %.8ux\n", csr32r(ctlr, Ctrl));
  675. p = seprint(p, e, "ctrlext: %.8ux\n", csr32r(ctlr, Ctrlext));
  676. p = seprint(p, e, "status: %.8ux\n", csr32r(ctlr, Status));
  677. p = seprint(p, e, "txcw: %.8ux\n", csr32r(ctlr, Txcw));
  678. p = seprint(p, e, "txdctl: %.8ux\n", csr32r(ctlr, Txdctl));
  679. p = seprint(p, e, "pba: %.8ux\n", ctlr->pba);
  680. p = seprint(p, e, "speeds: 10:%ud 100:%ud 1000:%ud ?:%ud\n",
  681. ctlr->speeds[0], ctlr->speeds[1], ctlr->speeds[2], ctlr->speeds[3]);
  682. p = seprint(p, e, "type: %s\n", cname(ctlr));
  683. // p = seprint(p, e, "eeprom:");
  684. // for(i = 0; i < 0x40; i++){
  685. // if(i && ((i & 7) == 0))
  686. // p = seprint(p, e, "\n ");
  687. // p = seprint(p, e, " %4.4ux", ctlr->eeprom[i]);
  688. // }
  689. // p = seprint(p, e, "\n");
  690. USED(p);
  691. n = readstr(offset, a, n, s);
  692. free(s);
  693. qunlock(&ctlr->slock);
  694. return n;
  695. }
  696. static void
  697. i82563promiscuous(void* arg, int on)
  698. {
  699. int rctl;
  700. Ctlr *ctlr;
  701. Ether *edev;
  702. edev = arg;
  703. ctlr = edev->ctlr;
  704. rctl = csr32r(ctlr, Rctl);
  705. rctl &= ~MoMASK;
  706. if(on)
  707. rctl |= Upe|Mpe;
  708. else
  709. rctl &= ~(Upe|Mpe);
  710. csr32w(ctlr, Rctl, rctl);
  711. }
  712. static void
  713. i82563multicast(void* arg, uint8_t* addr, int on)
  714. {
  715. int bit, x;
  716. Ctlr *ctlr;
  717. Ether *edev;
  718. edev = arg;
  719. ctlr = edev->ctlr;
  720. x = addr[5]>>1;
  721. if(ctlr->type == i82566 || ctlr->type == i82567)
  722. x &= 31;
  723. bit = ((addr[5] & 1)<<4)|(addr[4]>>4);
  724. /*
  725. * multiple ether addresses can hash to the same filter bit,
  726. * so it's never safe to clear a filter bit.
  727. * if we want to clear filter bits, we need to keep track of
  728. * all the multicast addresses in use, clear all the filter bits,
  729. * then set the ones corresponding to in-use addresses.
  730. */
  731. if(on)
  732. ctlr->mta[x] |= 1<<bit;
  733. // else
  734. // ctlr->mta[x] &= ~(1<<bit);
  735. csr32w(ctlr, Mta+x*4, ctlr->mta[x]);
  736. }
  737. static Block*
  738. i82563rballoc(void)
  739. {
  740. Block *bp;
  741. ilock(&i82563rblock);
  742. if((bp = i82563rbpool) != nil){
  743. i82563rbpool = bp->next;
  744. bp->next = nil;
  745. /*ainc(&bp->ref); prevent bp from being freed */
  746. }
  747. iunlock(&i82563rblock);
  748. return bp;
  749. }
  750. static void
  751. i82563rbfree(Block* b)
  752. {
  753. b->rp = b->wp = (uint8_t*)ROUNDUP((uintptr_t)b->base, PGSZ);
  754. b->flag &= ~(Bipck | Budpck | Btcpck | Bpktck);
  755. ilock(&i82563rblock);
  756. b->next = i82563rbpool;
  757. i82563rbpool = b;
  758. iunlock(&i82563rblock);
  759. }
  760. static void
  761. i82563im(Ctlr* ctlr, int im)
  762. {
  763. ilock(&ctlr->imlock);
  764. ctlr->im |= im;
  765. csr32w(ctlr, Ims, ctlr->im);
  766. iunlock(&ctlr->imlock);
  767. }
  768. static void
  769. i82563txinit(Ctlr* ctlr)
  770. {
  771. int i, r;
  772. Block *bp;
  773. if(cttab[ctlr->type].flag & F75)
  774. csr32w(ctlr, Tctl, 0x0F<<CtSHIFT | Psp);
  775. else
  776. csr32w(ctlr, Tctl, 0x0F<<CtSHIFT | Psp | 66<<ColdSHIFT | Mulr);
  777. csr32w(ctlr, Tipg, 6<<20 | 8<<10 | 8); /* yb sez: 0x702008 */
  778. csr32w(ctlr, Tdbal, PCIWADDR(ctlr->tdba));
  779. csr32w(ctlr, Tdbah, 0);
  780. csr32w(ctlr, Tdlen, ctlr->ntd * sizeof(Td));
  781. ctlr->tdh = PREV(0, ctlr->ntd);
  782. csr32w(ctlr, Tdh, 0);
  783. ctlr->tdt = 0;
  784. csr32w(ctlr, Tdt, 0);
  785. for(i = 0; i < ctlr->ntd; i++){
  786. if((bp = ctlr->tb[i]) != nil){
  787. ctlr->tb[i] = nil;
  788. freeb(bp);
  789. }
  790. memset(&ctlr->tdba[i], 0, sizeof(Td));
  791. }
  792. csr32w(ctlr, Tidv, 128);
  793. csr32w(ctlr, Tadv, 64);
  794. r = csr32r(ctlr, Tctl);
  795. r |= Ten;
  796. csr32w(ctlr, Tctl, r);
  797. r = csr32r(ctlr, Txdctl);
  798. r &= ~(WthreshMASK|PthreshMASK);
  799. r |= 4<<WthreshSHIFT | 4<<PthreshSHIFT;
  800. if(cttab[ctlr->type].flag & F75)
  801. r |= Qenable;
  802. csr32w(ctlr, Txdctl, r);
  803. }
  804. #define Next(x, m) (((x)+1) & (m))
  805. static int
  806. i82563cleanup(Ctlr *c)
  807. {
  808. Block *bp;
  809. int tdh, m, n;
  810. tdh = c->tdh;
  811. m = c->ntd-1;
  812. while(c->tdba[n = Next(tdh, m)].status & Tdd){
  813. tdh = n;
  814. if((bp = c->tb[tdh]) != nil){
  815. c->tb[tdh] = nil;
  816. freeb(bp);
  817. }else
  818. iprint("82563 tx underrun!\n");
  819. c->tdba[tdh].status = 0;
  820. }
  821. return c->tdh = tdh;
  822. }
  823. #if 0
  824. static int
  825. notrim(void *v)
  826. {
  827. Ctlr *c;
  828. c = v;
  829. return (c->im & Txdw) == 0;
  830. }
  831. #endif
  832. static void
  833. i82563transmit(Ether* edev)
  834. {
  835. Td *td;
  836. Block *bp;
  837. Ctlr *ctlr;
  838. int tdh, tdt, m;
  839. ctlr = edev->ctlr;
  840. qlock(&ctlr->tlock);
  841. /*
  842. * Free any completed packets
  843. */
  844. tdh = i82563cleanup(ctlr);
  845. /*
  846. * Try to fill the ring back up.
  847. */
  848. tdt = ctlr->tdt;
  849. m = ctlr->ntd-1;
  850. for(;;){
  851. if(Next(tdt, m) == tdh){
  852. ctlr->txdw++;
  853. i82563im(ctlr, Txdw);
  854. break;
  855. }
  856. if((bp = qget(edev->oq)) == nil)
  857. break;
  858. td = &ctlr->tdba[tdt];
  859. td->addr[0] = PCIWADDR(bp->rp);
  860. td->control = Ide|Rs|Ifcs|Teop|BLEN(bp);
  861. ctlr->tb[tdt] = bp;
  862. tdt = Next(tdt, m);
  863. }
  864. if(ctlr->tdt != tdt){
  865. ctlr->tdt = tdt;
  866. csr32w(ctlr, Tdt, tdt);
  867. }
  868. qunlock(&ctlr->tlock);
  869. }
  870. static void
  871. i82563replenish(Ctlr* ctlr)
  872. {
  873. Rd *rd;
  874. int rdt, m;
  875. Block *bp;
  876. rdt = ctlr->rdt;
  877. m = ctlr->nrd-1;
  878. while(Next(rdt, m) != ctlr->rdh){
  879. rd = &ctlr->rdba[rdt];
  880. if(ctlr->rb[rdt] != nil){
  881. iprint("82563: tx overrun\n");
  882. break;
  883. }
  884. bp = i82563rballoc();
  885. if(bp == nil){
  886. int64_t now;
  887. static int64_t lasttime;
  888. /* don't flood the console */
  889. now = tk2ms(sys->ticks);
  890. if (now - lasttime > 2000)
  891. iprint("#l%d: 82563: all %d rx buffers in use\n",
  892. ctlr->edev->ctlrno, ctlr->nrb);
  893. lasttime = now;
  894. break;
  895. }
  896. ctlr->rb[rdt] = bp;
  897. rd->addr[0] = PCIWADDR(bp->rp);
  898. // rd->addr[1] = 0;
  899. rd->status = 0;
  900. ctlr->rdfree++;
  901. rdt = Next(rdt, m);
  902. }
  903. ctlr->rdt = rdt;
  904. csr32w(ctlr, Rdt, rdt);
  905. }
  906. static void
  907. i82563rxinit(Ctlr* ctlr)
  908. {
  909. Block *bp;
  910. int i, r, rctl;
  911. i = ctlr->rbsz / 1024;
  912. if(ctlr->rbsz % 1024)
  913. i++;
  914. if(ctlr->rbsz <= 2048 || (cttab[ctlr->type].flag & F75)){
  915. if(ctlr->rbsz > 2048){
  916. if(ctlr->type != i82575)
  917. i |= (ctlr->nrd/2>>4)<<20; /* RdmsHalf */
  918. csr32w(ctlr, Srrctl, i | Dropen);
  919. csr32w(ctlr, Rmpl, ctlr->rbsz);
  920. // csr32w(ctlr, Drxmxod, 0x7ff);
  921. }
  922. rctl = Dpf|Bsize2048|Bam|RdtmsHALF;
  923. }else if(ctlr->rbsz <= 8192){
  924. rctl = Lpe|Dpf|Bsize8192|Bsex|Bam|RdtmsHALF|Secrc;
  925. }else{
  926. rctl = Lpe|Dpf|BsizeFlex*i|Bam|RdtmsHALF|Secrc;
  927. }
  928. if(ctlr->type == i82575 || ctlr->type == i82576){
  929. /*
  930. * Setting Qenable in Rxdctl does not
  931. * appear to stick unless Ren is on.
  932. */
  933. csr32w(ctlr, Rctl, Ren|rctl);
  934. r = csr32r(ctlr, Rxdctl);
  935. r |= Qenable;
  936. csr32w(ctlr, Rxdctl, r);
  937. }
  938. csr32w(ctlr, Rctl, rctl);
  939. if(cttab[ctlr->type].flag & Fert)
  940. csr32w(ctlr, Ert, 1024/8);
  941. if(ctlr->type == i82566 || ctlr->type == i82567)
  942. csr32w(ctlr, Pbs, 16);
  943. csr32w(ctlr, Rdbal, PCIWADDR(ctlr->rdba));
  944. csr32w(ctlr, Rdbah, 0);
  945. csr32w(ctlr, Rdlen, ctlr->nrd * sizeof(Rd));
  946. ctlr->rdh = 0;
  947. csr32w(ctlr, Rdh, 0);
  948. ctlr->rdt = 0;
  949. csr32w(ctlr, Rdt, 0);
  950. /* keep interrupt moderation, our network is just crazy */
  951. ctlr->rdtr = 25; /* µs */
  952. ctlr->radv = 500; /* µs */
  953. csr32w(ctlr, Rdtr, ctlr->rdtr);
  954. csr32w(ctlr, Radv, ctlr->radv);
  955. for(i = 0; i < ctlr->nrd; i++)
  956. if((bp = ctlr->rb[i]) != nil){
  957. ctlr->rb[i] = nil;
  958. freeb(bp);
  959. }
  960. i82563replenish(ctlr);
  961. if(cttab[ctlr->type].flag & F75)
  962. csr32w(ctlr, Rxdctl, 1<<WthreshSHIFT | 8<<PthreshSHIFT | 1<<HthreshSHIFT | Qenable);
  963. else
  964. csr32w(ctlr, Rxdctl, 2<<WthreshSHIFT | 2<<PthreshSHIFT);
  965. /*
  966. * Don't enable checksum offload. In practice, it interferes with
  967. * tftp booting on at least in the 82575.
  968. */
  969. // csr32w(ctlr, Rxcsum, Tuofl | Ipofl | ETHERHDRSIZE<<PcssSHIFT);
  970. csr32w(ctlr, Rxcsum, 0);
  971. }
  972. static int
  973. i82563rim(void* ctlr)
  974. {
  975. return ((Ctlr*)ctlr)->rim != 0;
  976. }
  977. static void
  978. i82563rproc(void* arg)
  979. {
  980. Rd *rd;
  981. Block *bp;
  982. Ctlr *ctlr;
  983. int r, m, rdh, rim, im;
  984. Ether *edev;
  985. edev = arg;
  986. ctlr = edev->ctlr;
  987. i82563rxinit(ctlr);
  988. r = csr32r(ctlr, Rctl);
  989. r |= Ren;
  990. csr32w(ctlr, Rctl, r);
  991. if(cttab[ctlr->type].flag & F75){
  992. r = csr32r(ctlr, Rxdctl);
  993. r |= Qenable;
  994. csr32w(ctlr, Rxdctl, r);
  995. }
  996. m = ctlr->nrd-1;
  997. im = Rxt0|Rxo|Rxdmt0|Rxseq|Ack;
  998. for(;;){
  999. i82563im(ctlr, im);
  1000. ctlr->rsleep++;
  1001. // coherence();
  1002. sleep(&ctlr->rrendez, i82563rim, ctlr);
  1003. rdh = ctlr->rdh;
  1004. for(;;){
  1005. rd = &ctlr->rdba[rdh];
  1006. rim = ctlr->rim;
  1007. ctlr->rim = 0;
  1008. if(!(rd->status & Rdd))
  1009. break;
  1010. /*
  1011. * Accept eop packets with no errors.
  1012. * With no errors and the Ixsm bit set,
  1013. * the descriptor status Tpcs and Ipcs bits give
  1014. * an indication of whether the checksums were
  1015. * calculated and valid.
  1016. */
  1017. bp = ctlr->rb[rdh];
  1018. if((rd->status & Reop) && rd->errors == 0){
  1019. bp->wp += rd->length;
  1020. /* bp->lim = bp->wp; lie like a dog. avoid packblock. */
  1021. if(!(rd->status & Ixsm)){
  1022. ctlr->ixsm++;
  1023. if(rd->status & Ipcs){
  1024. /*
  1025. * IP checksum calculated
  1026. * (and valid as errors == 0).
  1027. */
  1028. ctlr->ipcs++;
  1029. bp->flag |= Bipck;
  1030. }
  1031. if(rd->status & Tcpcs){
  1032. /*
  1033. * TCP/UDP checksum calculated
  1034. * (and valid as errors == 0).
  1035. */
  1036. ctlr->tcpcs++;
  1037. bp->flag |= Btcpck|Budpck;
  1038. }
  1039. bp->checksum = rd->checksum;
  1040. bp->flag |= Bpktck;
  1041. }
  1042. etheriq(edev, bp, 1);
  1043. } else {
  1044. if (rd->status & Reop && rd->errors)
  1045. print("%s: input packet error %#ux\n",
  1046. cname(ctlr), rd->errors);
  1047. freeb(bp);
  1048. }
  1049. ctlr->rb[rdh] = nil;
  1050. rd->status = 0;
  1051. ctlr->rdfree--;
  1052. ctlr->rdh = rdh = Next(rdh, m);
  1053. if(ctlr->nrd-ctlr->rdfree >= 32 || (rim & Rxdmt0))
  1054. i82563replenish(ctlr);
  1055. }
  1056. }
  1057. }
  1058. static int
  1059. i82563lim(void* ctrl)
  1060. {
  1061. return ((Ctlr*)ctrl)->lim != 0;
  1062. }
  1063. static int speedtab[] = {
  1064. 10, 100, 1000, 0
  1065. };
  1066. static uint
  1067. phyread(Ctlr *c, int phyno, int reg)
  1068. {
  1069. uint phy, i;
  1070. csr32w(c, Mdic, MDIrop | phyno<<MDIpSHIFT | reg<<MDIrSHIFT);
  1071. phy = 0;
  1072. for(i = 0; i < 64; i++){
  1073. phy = csr32r(c, Mdic);
  1074. if(phy & (MDIe|MDIready))
  1075. break;
  1076. microdelay(1);
  1077. }
  1078. if((phy & (MDIe|MDIready)) != MDIready){
  1079. print("%s: phy %d wedged %.8ux\n", cname(c), phyno, phy);
  1080. return ~0;
  1081. }
  1082. return phy & 0xffff;
  1083. }
  1084. static uint
  1085. phywrite0(Ctlr *c, int phyno, int reg, uint16_t val)
  1086. {
  1087. uint phy, i;
  1088. csr32w(c, Mdic, MDIwop | phyno<<MDIpSHIFT | reg<<MDIrSHIFT | val);
  1089. phy = 0;
  1090. for(i = 0; i < 64; i++){
  1091. phy = csr32r(c, Mdic);
  1092. if(phy & (MDIe|MDIready))
  1093. break;
  1094. microdelay(1);
  1095. }
  1096. if((phy & (MDIe|MDIready)) != MDIready)
  1097. return ~0;
  1098. return 0;
  1099. }
  1100. static uint
  1101. setpage(Ctlr *c, uint phyno, uint p, uint r)
  1102. {
  1103. uint pr;
  1104. if(c->type == i82563){
  1105. if(r >= 16 && r <= 28 && r != 22)
  1106. pr = Phypage;
  1107. else if(r == 30 || r == 31)
  1108. pr = Phyapage;
  1109. else
  1110. return 0;
  1111. return phywrite0(c, phyno, pr, p);
  1112. }else if(p == 0)
  1113. return 0;
  1114. return ~0;
  1115. }
  1116. static uint
  1117. phywrite(Ctlr *c, uint phyno, uint reg, uint16_t v)
  1118. {
  1119. if(setpage(c, phyno, reg>>8, reg & 0xff) == ~0)
  1120. panic("%s: bad phy reg %.4ux", cname(c), reg);
  1121. return phywrite0(c, phyno, reg & 0xff, v);
  1122. }
  1123. static void
  1124. phyerrata(Ether *e, Ctlr *c)
  1125. {
  1126. if(e->Netif.mbps == 0){
  1127. if(c->phyerrata == 0){
  1128. c->phyerrata++;
  1129. phywrite(c, 1, Phyprst, Prst); /* try a port reset */
  1130. print("%s: phy port reset\n", cname(c));
  1131. }
  1132. }else
  1133. c->phyerrata = 0;
  1134. }
  1135. /*
  1136. * watch for changes of link state
  1137. */
  1138. static void
  1139. phylproc(void *v)
  1140. {
  1141. uint a, i, phy, r, phyno, phystat, link;
  1142. Ctlr *c;
  1143. Ether *e;
  1144. e = v;
  1145. c = e->ctlr;
  1146. link = Rtlink;
  1147. if(c->type == i82573 && (phy = phyread(c, 1, Phyier)) != ~0)
  1148. phywrite(c, 1, Phyier, phy | Lscie | Ancie | Spdie | Panie);
  1149. phyno = 1;
  1150. if(c->type == i82579)
  1151. phyno = 2;
  1152. phystat = Physsr;
  1153. if(c->type == i82579 || c->type == i82580){
  1154. phystat = Phystat;
  1155. link = Link;
  1156. }
  1157. for(;;){
  1158. phy = phyread(c, phyno, phystat);
  1159. if(phy == ~0)
  1160. goto next;
  1161. if(c->type == i82579 || c->type == i82580)
  1162. i = (phy>>8) & 3;
  1163. else
  1164. i = (phy>>14) & 3;
  1165. switch(c->type){
  1166. default:
  1167. a = 0;
  1168. break;
  1169. case i82579:
  1170. case i82580:
  1171. a = phy & Ans;
  1172. break;
  1173. case i82563:
  1174. case i82578:
  1175. case i82578m:
  1176. case i82583:
  1177. a = phyread(c, phyno, Phyisr) & Ane;
  1178. break;
  1179. case i82571:
  1180. case i82572:
  1181. case i82575:
  1182. case i82576:
  1183. a = phyread(c, phyno, Phylhr) & Anf;
  1184. i = (i-1) & 3;
  1185. break;
  1186. }
  1187. if(a){
  1188. r = phyread(c, phyno, Phyctl);
  1189. phywrite(c, phyno, Phyctl, r | Ran | Ean);
  1190. }
  1191. e->Netif.link = (phy & link) != 0;
  1192. if(e->Netif.link == 0)
  1193. i = 3;
  1194. c->speeds[i]++;
  1195. e->Netif.mbps = speedtab[i];
  1196. if(c->type == i82563)
  1197. phyerrata(e, c);
  1198. next:
  1199. c->lim = 0;
  1200. i82563im(c, Lsc);
  1201. c->lsleep++;
  1202. sleep(&c->lrendez, i82563lim, c);
  1203. }
  1204. }
  1205. /*
  1206. * watch for changes of link state, pcs version
  1207. */
  1208. static void
  1209. pcslproc(void *v)
  1210. {
  1211. uint i, phy;
  1212. Ctlr *c;
  1213. Ether *e;
  1214. e = v;
  1215. c = e->ctlr;
  1216. for(;;){
  1217. phy = csr32r(c, Pcsstat);
  1218. e->Netif.link = phy & Linkok;
  1219. i = 3;
  1220. if(e->Netif.link)
  1221. i = (phy & 6) >> 1;
  1222. else if(phy & Anbad)
  1223. csr32w(c, Pcsctl, csr32r(c, Pcsctl) | Pan | Prestart);
  1224. c->speeds[i]++;
  1225. e->Netif.mbps = speedtab[i];
  1226. c->lim = 0;
  1227. i82563im(c, Lsc);
  1228. c->lsleep++;
  1229. sleep(&c->lrendez, i82563lim, c);
  1230. }
  1231. }
  1232. /*
  1233. * watch for changes of link state, serdes version
  1234. */
  1235. static void
  1236. serdeslproc(void *v)
  1237. {
  1238. uint i, tx, rx;
  1239. Ctlr *c;
  1240. Ether *e;
  1241. e = v;
  1242. c = e->ctlr;
  1243. for(;;){
  1244. rx = csr32r(c, Rxcw);
  1245. tx = csr32r(c, Txcw);
  1246. USED(tx);
  1247. e->Netif.link = (rx & 1<<31) != 0;
  1248. // e->Netif.link = (csr32r(c, Status) & Lu) != 0;
  1249. i = 3;
  1250. if(e->Netif.link)
  1251. i = 2;
  1252. c->speeds[i]++;
  1253. e->Netif.mbps = speedtab[i];
  1254. c->lim = 0;
  1255. i82563im(c, Lsc);
  1256. c->lsleep++;
  1257. sleep(&c->lrendez, i82563lim, c);
  1258. }
  1259. }
  1260. static void
  1261. i82563tproc(void *v)
  1262. {
  1263. Ether *e;
  1264. Ctlr *c;
  1265. e = v;
  1266. c = e->ctlr;
  1267. for(;;){
  1268. sleep(&c->trendez, return0, 0);
  1269. i82563transmit(e);
  1270. }
  1271. }
  1272. static void
  1273. i82563attach(Ether* edev)
  1274. {
  1275. Proc *up = externup();
  1276. char name[KNAMELEN];
  1277. Block *bp;
  1278. Ctlr *ctlr;
  1279. ctlr = edev->ctlr;
  1280. qlock(&ctlr->alock);
  1281. if(ctlr->attached){
  1282. qunlock(&ctlr->alock);
  1283. return;
  1284. }
  1285. ctlr->nrd = Nrd;
  1286. ctlr->ntd = Ntd;
  1287. if(waserror()){
  1288. while(ctlr->nrb > 0){
  1289. bp = i82563rballoc();
  1290. bp->free = nil;
  1291. freeb(bp);
  1292. ctlr->nrb--;
  1293. }
  1294. free(ctlr->tb);
  1295. ctlr->tb = nil;
  1296. free(ctlr->rb);
  1297. ctlr->rb = nil;
  1298. free(ctlr->tdba);
  1299. ctlr->tdba = nil;
  1300. free(ctlr->rdba);
  1301. ctlr->rdba = nil;
  1302. qunlock(&ctlr->alock);
  1303. nexterror();
  1304. }
  1305. if((ctlr->rdba = mallocalign(ctlr->nrd*sizeof(Rd), 128, 0, 0)) == nil ||
  1306. (ctlr->tdba = mallocalign(ctlr->ntd*sizeof(Td), 128, 0, 0)) == nil ||
  1307. (ctlr->rb = malloc(ctlr->nrd*sizeof(Block*))) == nil ||
  1308. (ctlr->tb = malloc(ctlr->ntd*sizeof(Block*))) == nil)
  1309. error(Enomem);
  1310. for(ctlr->nrb = 0; ctlr->nrb < Nrb; ctlr->nrb++){
  1311. if((bp = allocb(ctlr->rbsz + PGSZ)) == nil)
  1312. break;
  1313. bp->free = i82563rbfree;
  1314. freeb(bp);
  1315. }
  1316. ctlr->attached = 1;
  1317. snprint(name, sizeof name, "#l%dl", edev->ctlrno);
  1318. if((csr32r(ctlr, Ctrlext) & Linkmode) == Serdes)
  1319. kproc(name, pcslproc, edev); /* phy based serdes */
  1320. else if(csr32r(ctlr, Status) & Tbimode)
  1321. kproc(name, serdeslproc, edev); /* mac based serdes */
  1322. else if(ctlr->type == i82579 || ctlr->type == i82580)
  1323. kproc(name, phylproc, edev);
  1324. snprint(name, sizeof name, "#l%dr", edev->ctlrno);
  1325. kproc(name, i82563rproc, edev);
  1326. snprint(name, sizeof name, "#l%dt", edev->ctlrno);
  1327. kproc(name, i82563tproc, edev);
  1328. i82563txinit(ctlr);
  1329. qunlock(&ctlr->alock);
  1330. poperror();
  1331. }
  1332. static void
  1333. i82563interrupt(Ureg* ureg, void* arg)
  1334. {
  1335. Ctlr *ctlr;
  1336. Ether *edev;
  1337. int icr, im;
  1338. edev = arg;
  1339. ctlr = edev->ctlr;
  1340. ilock(&ctlr->imlock);
  1341. csr32w(ctlr, Imc, ~0);
  1342. im = ctlr->im;
  1343. while(icr = csr32r(ctlr, Icr) & ctlr->im){
  1344. if(icr & Lsc){
  1345. im &= ~Lsc;
  1346. ctlr->lim = icr & Lsc;
  1347. wakeup(&ctlr->lrendez);
  1348. ctlr->lintr++;
  1349. }
  1350. if(icr & (Rxt0|Rxo|Rxdmt0|Rxseq|Ack)){
  1351. ctlr->rim = icr & (Rxt0|Rxo|Rxdmt0|Rxseq|Ack);
  1352. im &= ~(Rxt0|Rxo|Rxdmt0|Rxseq|Ack);
  1353. wakeup(&ctlr->rrendez);
  1354. ctlr->rintr++;
  1355. }
  1356. if(icr & Txdw){
  1357. im &= ~Txdw;
  1358. ctlr->tintr++;
  1359. wakeup(&ctlr->trendez);
  1360. }
  1361. }
  1362. ctlr->im = im;
  1363. csr32w(ctlr, Ims, im);
  1364. iunlock(&ctlr->imlock);
  1365. }
  1366. /* assume misrouted interrupts and check all controllers */
  1367. static void
  1368. i82575interrupt(Ureg* ureg, void *v)
  1369. {
  1370. Ctlr *ctlr;
  1371. for (ctlr = i82563ctlrhead; ctlr != nil; ctlr = ctlr->next)
  1372. i82563interrupt(nil, ctlr->edev);
  1373. }
  1374. static int
  1375. i82563detach(Ctlr* ctlr)
  1376. {
  1377. int r, timeo;
  1378. /*
  1379. * Perform a device reset to get the chip back to the
  1380. * power-on state, followed by an EEPROM reset to read
  1381. * the defaults for some internal registers.
  1382. */
  1383. csr32w(ctlr, Imc, ~0);
  1384. csr32w(ctlr, Rctl, 0);
  1385. csr32w(ctlr, Tctl, csr32r(ctlr, Tctl) & ~Ten);
  1386. delay(10);
  1387. r = csr32r(ctlr, Ctrl);
  1388. if(ctlr->type == i82566 || ctlr->type == i82567 || ctlr->type == i82579)
  1389. r |= Phyrst;
  1390. csr32w(ctlr, Ctrl, Devrst | r);
  1391. delay(1);
  1392. for(timeo = 0;; timeo++){
  1393. if((csr32r(ctlr, Ctrl) & (Devrst|Phyrst)) == 0)
  1394. break;
  1395. if(timeo >= 1000)
  1396. break;
  1397. delay(1);
  1398. }
  1399. if(csr32r(ctlr, Ctrl) & (Devrst|Phyrst))
  1400. return -1;
  1401. r = csr32r(ctlr, Ctrlext);
  1402. csr32w(ctlr, Ctrlext, r|Eerst);
  1403. delay(1);
  1404. for(timeo = 0; timeo < 1000; timeo++){
  1405. if(!(csr32r(ctlr, Ctrlext) & Eerst))
  1406. break;
  1407. delay(1);
  1408. }
  1409. if(csr32r(ctlr, Ctrlext) & Eerst)
  1410. return -1;
  1411. csr32w(ctlr, Imc, ~0);
  1412. delay(1);
  1413. for(timeo = 0; timeo < 1000; timeo++){
  1414. if((csr32r(ctlr, Icr) & ~Rxcfg) == 0)
  1415. break;
  1416. delay(1);
  1417. }
  1418. if(csr32r(ctlr, Icr) & ~Rxcfg)
  1419. return -1;
  1420. /* balance rx/tx packet buffer; survives reset */
  1421. if(ctlr->rbsz > 8192 && cttab[ctlr->type].flag & Fpba){
  1422. ctlr->pba = csr32r(ctlr, Pba);
  1423. r = ctlr->pba >> 16;
  1424. r += ctlr->pba & 0xffff;
  1425. r >>= 1;
  1426. csr32w(ctlr, Pba, r);
  1427. }else if(ctlr->type == i82573 && ctlr->rbsz > 1514)
  1428. csr32w(ctlr, Pba, 14);
  1429. ctlr->pba = csr32r(ctlr, Pba);
  1430. r = csr32r(ctlr, Ctrl);
  1431. csr32w(ctlr, Ctrl, Slu|r);
  1432. return 0;
  1433. }
  1434. static void
  1435. i82563shutdown(Ether* ether)
  1436. {
  1437. i82563detach(ether->ctlr);
  1438. }
  1439. static uint16_t
  1440. eeread(Ctlr *ctlr, int adr)
  1441. {
  1442. csr32w(ctlr, Eerd, EEstart | adr << 2);
  1443. while ((csr32r(ctlr, Eerd) & EEdone) == 0)
  1444. ;
  1445. return csr32r(ctlr, Eerd) >> 16;
  1446. }
  1447. static int
  1448. eeload(Ctlr *ctlr)
  1449. {
  1450. uint16_t sum;
  1451. int data, adr;
  1452. sum = 0;
  1453. for (adr = 0; adr < 0x40; adr++) {
  1454. data = eeread(ctlr, adr);
  1455. ctlr->eeprom[adr] = data;
  1456. sum += data;
  1457. }
  1458. return sum;
  1459. }
  1460. static int
  1461. fcycle(Ctlr *ctlr, Flash *f)
  1462. {
  1463. uint16_t s, i;
  1464. s = f->reg[Fsts];
  1465. if((s&Fvalid) == 0)
  1466. return -1;
  1467. f->reg[Fsts] |= Fcerr | Ael;
  1468. for(i = 0; i < 10; i++){
  1469. if((s&Scip) == 0)
  1470. return 0;
  1471. delay(1);
  1472. s = f->reg[Fsts];
  1473. }
  1474. return -1;
  1475. }
  1476. static int
  1477. fread(Ctlr *c, Flash *f, int ladr)
  1478. {
  1479. uint16_t s;
  1480. delay(1);
  1481. if(fcycle(c, f) == -1)
  1482. return -1;
  1483. f->reg[Fsts] |= Fdone;
  1484. f->reg32[Faddr] = ladr;
  1485. /* setup flash control register */
  1486. s = f->reg[Fctl];
  1487. s &= ~(0x1f << 8);
  1488. s |= (2-1) << 8; /* 2 bytes */
  1489. s &= ~(2*Flcycle); /* read */
  1490. f->reg[Fctl] = s | Fgo;
  1491. while((f->reg[Fsts] & Fdone) == 0)
  1492. ;
  1493. if(f->reg[Fsts] & (Fcerr|Ael))
  1494. return -1;
  1495. return f->reg32[Fdata] & 0xffff;
  1496. }
  1497. static int
  1498. fload(Ctlr *c)
  1499. {
  1500. uint32_t data, io, r, adr;
  1501. uint16_t sum;
  1502. Flash f;
  1503. io = c->pcidev->mem[1].bar & ~0x0f;
  1504. f.reg = vmap(io, c->pcidev->mem[1].size);
  1505. if(f.reg == nil)
  1506. return -1;
  1507. f.reg32 = (void*)f.reg;
  1508. f.sz = f.reg32[Bfpr];
  1509. r = f.sz & 0x1fff;
  1510. if(csr32r(c, Eec) & 1<<22){
  1511. if(c->type == i82579)
  1512. r += 16; /* sector size: 64k */
  1513. else
  1514. r += 1; /* sector size: 4k */
  1515. }
  1516. r <<= 12;
  1517. sum = 0;
  1518. for (adr = 0; adr < 0x40; adr++) {
  1519. data = fread(c, &f, r + adr*2);
  1520. if(data == -1)
  1521. return -1;
  1522. c->eeprom[adr] = data;
  1523. sum += data;
  1524. }
  1525. vunmap(f.reg, c->pcidev->mem[1].size);
  1526. return sum;
  1527. }
  1528. static void
  1529. defaultea(Ctlr *ctlr, uint8_t *ra)
  1530. {
  1531. uint i, r;
  1532. uint64_t u;
  1533. static uint8_t nilea[Eaddrlen];
  1534. if(memcmp(ra, nilea, Eaddrlen) != 0)
  1535. return;
  1536. if(cttab[ctlr->type].flag & Fflashea){
  1537. /* intel mb bug */
  1538. u = (uint64_t)csr32r(ctlr, Rah)<<32u | (uint32_t)csr32r(ctlr, Ral);
  1539. for(i = 0; i < Eaddrlen; i++)
  1540. ra[i] = u >> 8*i;
  1541. }
  1542. if(memcmp(ra, nilea, Eaddrlen) != 0)
  1543. return;
  1544. for(i = 0; i < Eaddrlen/2; i++){
  1545. ra[2*i] = ctlr->eeprom[Ea+i];
  1546. ra[2*i+1] = ctlr->eeprom[Ea+i] >> 8;
  1547. }
  1548. r = (csr32r(ctlr, Status) & Lanid) >> 2;
  1549. ra[5] += r; /* ea ctlr[n] = ea ctlr[0]+n */
  1550. }
  1551. static int
  1552. i82563reset(Ctlr *ctlr)
  1553. {
  1554. uint8_t *ra;
  1555. int i, r;
  1556. if(i82563detach(ctlr))
  1557. return -1;
  1558. if(cttab[ctlr->type].flag & Fload)
  1559. r = fload(ctlr);
  1560. else
  1561. r = eeload(ctlr);
  1562. if(r != 0 && r != 0xBABA){
  1563. print("%s: bad EEPROM checksum - %#.4ux\n",
  1564. cname(ctlr), r);
  1565. return -1;
  1566. }
  1567. ra = ctlr->ra;
  1568. defaultea(ctlr, ra);
  1569. r = ctlr->ra[3]<<24 | ctlr->ra[2]<<16 | ctlr->ra[1]<<8 | ctlr->ra[0];
  1570. csr32w(ctlr, Ral, r);
  1571. r = 0x80000000 | ctlr->ra[5]<<8 | ctlr->ra[4];
  1572. csr32w(ctlr, Rah, r);
  1573. for(i = 1; i < 16; i++){
  1574. csr32w(ctlr, Ral+i*8, 0);
  1575. csr32w(ctlr, Rah+i*8, 0);
  1576. }
  1577. memset(ctlr->mta, 0, sizeof(ctlr->mta));
  1578. for(i = 0; i < 128; i++)
  1579. csr32w(ctlr, Mta + i*4, 0);
  1580. /*
  1581. * Does autonegotiation affect this manual setting?
  1582. * The correct values here should depend on the PBA value
  1583. * and maximum frame length, no?
  1584. * ctlr->fcrt[lh] are never set, so default to 0.
  1585. */
  1586. csr32w(ctlr, Fcal, 0x00C28001);
  1587. csr32w(ctlr, Fcah, 0x0100);
  1588. if(ctlr->type != i82579)
  1589. csr32w(ctlr, Fct, 0x8808);
  1590. csr32w(ctlr, Fcttv, 0x0100);
  1591. ctlr->fcrtl = ctlr->fcrth = 0;
  1592. // ctlr->fcrtl = 0x00002000;
  1593. // ctlr->fcrth = 0x00004000;
  1594. csr32w(ctlr, Fcrtl, ctlr->fcrtl);
  1595. csr32w(ctlr, Fcrth, ctlr->fcrth);
  1596. if(cttab[ctlr->type].flag & F75)
  1597. csr32w(ctlr, Eitr, 128<<2); /* 128 ¼ microsecond intervals */
  1598. return 0;
  1599. }
  1600. enum {
  1601. CMrdtr,
  1602. CMradv,
  1603. CMpause,
  1604. CMan,
  1605. };
  1606. static Cmdtab i82563ctlmsg[] = {
  1607. CMrdtr, "rdtr", 2,
  1608. CMradv, "radv", 2,
  1609. CMpause, "pause", 1,
  1610. CMan, "an", 1,
  1611. };
  1612. static int32_t
  1613. i82563ctl(Ether *edev, void *buf, int32_t n)
  1614. {
  1615. Proc *up = externup();
  1616. char *p;
  1617. uint32_t v;
  1618. Ctlr *ctlr;
  1619. Cmdbuf *cb;
  1620. Cmdtab *ct;
  1621. if((ctlr = edev->ctlr) == nil)
  1622. error(Enonexist);
  1623. cb = parsecmd(buf, n);
  1624. if(waserror()){
  1625. free(cb);
  1626. nexterror();
  1627. }
  1628. ct = lookupcmd(cb, i82563ctlmsg, nelem(i82563ctlmsg));
  1629. switch(ct->index){
  1630. case CMrdtr:
  1631. v = strtoul(cb->f[1], &p, 0);
  1632. if(*p || v > 0xffff)
  1633. error(Ebadarg);
  1634. ctlr->rdtr = v;
  1635. csr32w(ctlr, Rdtr, v);
  1636. break;
  1637. case CMradv:
  1638. v = strtoul(cb->f[1], &p, 0);
  1639. if(*p || v > 0xffff)
  1640. error(Ebadarg);
  1641. ctlr->radv = v;
  1642. csr32w(ctlr, Radv, v);
  1643. break;
  1644. case CMpause:
  1645. csr32w(ctlr, Ctrl, csr32r(ctlr, Ctrl) ^ (1<<27 | 1<<28));
  1646. break;
  1647. case CMan:
  1648. csr32w(ctlr, Ctrl, csr32r(ctlr, Ctrl) | Lrst | Phyrst);
  1649. break;
  1650. }
  1651. free(cb);
  1652. poperror();
  1653. return n;
  1654. }
  1655. static int
  1656. didtype(int d)
  1657. {
  1658. switch(d){
  1659. case 0x1096:
  1660. case 0x10ba: /* “gilgal” */
  1661. // case 0x1098: /* serdes; not seen */
  1662. // case 0x10bb: /* serdes */
  1663. return i82563;
  1664. case 0x1049: /* mm */
  1665. case 0x104a: /* dm */
  1666. case 0x104b: /* dc */
  1667. case 0x104d: /* v “ninevah” */
  1668. case 0x10bd: /* dm-2 */
  1669. case 0x294c: /* ich 9 */
  1670. return i82566;
  1671. case 0x10de: /* lm ich10d */
  1672. case 0x10df: /* lf ich10 */
  1673. case 0x10e5: /* lm ich9 */
  1674. case 0x10f5: /* lm ich9m; “boazman” */
  1675. return i82567;
  1676. case 0x10bf: /* lf ich9m */
  1677. case 0x10cb: /* v ich9m */
  1678. case 0x10cd: /* lf ich10 */
  1679. case 0x10ce: /* v ich10 */
  1680. case 0x10cc: /* lm ich10 */
  1681. return i82567m;
  1682. case 0x105e: /* eb */
  1683. case 0x105f: /* eb */
  1684. case 0x1060: /* eb */
  1685. case 0x10a4: /* eb */
  1686. case 0x10a5: /* eb fiber */
  1687. case 0x10bc: /* eb */
  1688. case 0x10d9: /* eb serdes */
  1689. case 0x10da: /* eb serdes “ophir” */
  1690. return i82571;
  1691. case 0x107d: /* eb copper */
  1692. case 0x107e: /* ei fiber */
  1693. case 0x107f: /* ei */
  1694. case 0x10b9: /* ei “rimon” */
  1695. return i82572;
  1696. case 0x108b: /* e “vidalia” */
  1697. case 0x108c: /* e (iamt) */
  1698. case 0x109a: /* l “tekoa” */
  1699. return i82573;
  1700. case 0x10d3: /* l or it; “hartwell” */
  1701. return i82574;
  1702. case 0x10a7:
  1703. case 0x10a9: /* fiber/serdes */
  1704. return i82575;
  1705. case 0x10c9: /* copper */
  1706. case 0x10e6: /* fiber */
  1707. case 0x10e7: /* serdes; “kawela” */
  1708. return i82576;
  1709. case 0x10ea: /* lc “calpella”; aka pch lan */
  1710. return i82577;
  1711. case 0x10eb: /* lm “calpella” */
  1712. return i82577m;
  1713. case 0x10ef: /* dc “piketon” */
  1714. return i82578;
  1715. case 0x1502: /* lm */
  1716. case 0x1503: /* v */
  1717. return i82579;
  1718. case 0x10f0: /* dm “king's creek” */
  1719. return i82578m;
  1720. case 0x150e: /* “barton hills” */
  1721. case 0x150f: /* fiber */
  1722. case 0x1510: /* backplane */
  1723. case 0x1511: /* sfp */
  1724. case 0x1516:
  1725. return i82580;
  1726. case 0x1506: /* v */
  1727. return i82583;
  1728. }
  1729. return -1;
  1730. }
  1731. static void
  1732. hbafixup(Pcidev *p)
  1733. {
  1734. uint i;
  1735. i = pcicfgr32(p, PciSVID);
  1736. if((i & 0xffff) == 0x1b52 && p->did == 1)
  1737. p->did = i>>16;
  1738. }
  1739. static int
  1740. setup(Ctlr *ctlr)
  1741. {
  1742. Pcidev *p;
  1743. p = ctlr->pcidev;
  1744. ctlr->nic = vmap(ctlr->port, p->mem[0].size);
  1745. if(ctlr->nic == nil){
  1746. print("%s: can't map %#llud\n", cname(ctlr), ctlr->port);
  1747. return -1;
  1748. }
  1749. if(i82563reset(ctlr)){
  1750. vunmap(ctlr->nic, p->mem[0].size);
  1751. return -1;
  1752. }
  1753. pcisetbme(ctlr->pcidev);
  1754. return 0;
  1755. }
  1756. static void
  1757. i82563pci(void)
  1758. {
  1759. int type;
  1760. uint32_t io;
  1761. Ctlr *ctlr;
  1762. Pcidev *p;
  1763. p = nil;
  1764. while(p = pcimatch(p, 0x8086, 0)){
  1765. hbafixup(p);
  1766. if((type = didtype(p->did)) == -1)
  1767. continue;
  1768. ctlr = malloc(sizeof(Ctlr));
  1769. if(ctlr == nil)
  1770. error(Enomem);
  1771. ctlr->type = type;
  1772. ctlr->pcidev = p;
  1773. ctlr->rbsz = cttab[type].mtu;
  1774. io = p->mem[0].bar & ~0x0F;
  1775. ctlr->port = io;
  1776. if(i82563ctlrhead != nil)
  1777. i82563ctlrtail->next = ctlr;
  1778. else
  1779. i82563ctlrhead = ctlr;
  1780. i82563ctlrtail = ctlr;
  1781. }
  1782. }
  1783. static int
  1784. pnp(Ether* edev, int type)
  1785. {
  1786. Ctlr *ctlr;
  1787. static int done;
  1788. if(!done) {
  1789. i82563pci();
  1790. done = 1;
  1791. }
  1792. /*
  1793. * Any adapter matches if no edev->port is supplied,
  1794. * otherwise the ports must match.
  1795. */
  1796. for(ctlr = i82563ctlrhead; ; ctlr = ctlr->next){
  1797. if(ctlr == nil)
  1798. return -1;
  1799. if(ctlr->active)
  1800. continue;
  1801. if(type != Iany && ctlr->type != type)
  1802. continue;
  1803. if(edev->ISAConf.port == 0 || edev->ISAConf.port == ctlr->port){
  1804. ctlr->active = 1;
  1805. memmove(ctlr->ra, edev->ea, Eaddrlen);
  1806. if(setup(ctlr) == 0)
  1807. break;
  1808. }
  1809. }
  1810. edev->ctlr = ctlr;
  1811. ctlr->edev = edev; /* point back to Ether* */
  1812. edev->ISAConf.port = ctlr->port;
  1813. edev->ISAConf.irq = ctlr->pcidev->intl;
  1814. edev->tbdf = ctlr->pcidev->tbdf;
  1815. edev->Netif.mbps = 1000;
  1816. edev->Netif.maxmtu = ctlr->rbsz;
  1817. memmove(edev->ea, ctlr->ra, Eaddrlen);
  1818. /*
  1819. * Linkage to the generic ethernet driver.
  1820. */
  1821. edev->attach = i82563attach;
  1822. edev->transmit = i82563transmit;
  1823. edev->interrupt = (ctlr->type == i82575?
  1824. i82575interrupt: i82563interrupt);
  1825. edev->ifstat = i82563ifstat;
  1826. edev->ctl = i82563ctl;
  1827. edev->Netif.arg = edev;
  1828. edev->Netif.promiscuous = i82563promiscuous;
  1829. edev->shutdown = i82563shutdown;
  1830. edev->Netif.multicast = i82563multicast;
  1831. return 0;
  1832. }
  1833. static int
  1834. anypnp(Ether *e)
  1835. {
  1836. return pnp(e, Iany);
  1837. }
  1838. static int
  1839. i82563pnp(Ether *e)
  1840. {
  1841. return pnp(e, i82563);
  1842. }
  1843. static int
  1844. i82566pnp(Ether *e)
  1845. {
  1846. return pnp(e, i82566);
  1847. }
  1848. static int
  1849. i82567pnp(Ether *e)
  1850. {
  1851. return pnp(e, i82567m) & pnp(e, i82567);
  1852. }
  1853. static int
  1854. i82571pnp(Ether *e)
  1855. {
  1856. return pnp(e, i82571);
  1857. }
  1858. static int
  1859. i82572pnp(Ether *e)
  1860. {
  1861. return pnp(e, i82572);
  1862. }
  1863. static int
  1864. i82573pnp(Ether *e)
  1865. {
  1866. return pnp(e, i82573);
  1867. }
  1868. static int
  1869. i82574pnp(Ether *e)
  1870. {
  1871. return pnp(e, i82574);
  1872. }
  1873. static int
  1874. i82575pnp(Ether *e)
  1875. {
  1876. return pnp(e, i82575);
  1877. }
  1878. static int
  1879. i82576pnp(Ether *e)
  1880. {
  1881. return pnp(e, i82576);
  1882. }
  1883. static int
  1884. i82577pnp(Ether *e)
  1885. {
  1886. return pnp(e, i82577m) & pnp(e, i82577);
  1887. }
  1888. static int
  1889. i82578pnp(Ether *e)
  1890. {
  1891. return pnp(e, i82578m) & pnp(e, i82578);
  1892. }
  1893. static int
  1894. i82579pnp(Ether *e)
  1895. {
  1896. return pnp(e, i82579);
  1897. }
  1898. static int
  1899. i82580pnp(Ether *e)
  1900. {
  1901. return pnp(e, i82580);
  1902. }
  1903. static int
  1904. i82583pnp(Ether *e)
  1905. {
  1906. return pnp(e, i82583);
  1907. }
  1908. void
  1909. ether82563link(void)
  1910. {
  1911. /*
  1912. * recognise lots of model numbers for debugging
  1913. * also good for forcing onboard nic(s) as ether0
  1914. * try to make that unnecessary by listing lom first.
  1915. */
  1916. addethercard("i82563", i82563pnp);
  1917. addethercard("i82566", i82566pnp);
  1918. addethercard("i82574", i82574pnp);
  1919. addethercard("i82576", i82576pnp);
  1920. addethercard("i82567", i82567pnp);
  1921. addethercard("i82573", i82573pnp);
  1922. addethercard("i82571", i82571pnp);
  1923. addethercard("i82572", i82572pnp);
  1924. addethercard("i82575", i82575pnp);
  1925. addethercard("i82577", i82577pnp);
  1926. addethercard("i82578", i82578pnp);
  1927. addethercard("i82579", i82579pnp);
  1928. addethercard("i82580", i82580pnp);
  1929. addethercard("i82583", i82583pnp);
  1930. addethercard("igbepcie", anypnp);
  1931. }